2013

#### **GENERAL DESCRIPTION**

The XRT86VX38 is an eight-channel 1.544 Mbit/s or 2.048 Mbit/s DS1/E1/J1 framer and Long-haul/Shorthual LIU integrated solution featuring  $R^3$  technology (Relayless, Reconfigurable, Redundancy) and BITS Timing element. The physical interface is optimized with internal impedance, and with the patented pad structure, the XRT86VX38 provides protection from power failures and hot swapping.

The XRT86VX38 contains an integrated DS1/E1/J1 framer and LIU which provide DS1/E1/J1 framing and error accumulation in accordance with ANSI/ITU\_T specifications. Each framer has its own framing synchronizer and transmit-receive slip buffers. The slip buffers can be independently enabled or disabled as required and can be configured to frame to the common DS1/E1/J1 signal formats.

Each Framer block contains its own Transmit and Receive T1/E1/J1 Framing function. There are 3 Transmit HDLC controllers per channel which encapsulate contents of the Transmit HDLC buffers into LAPD Message frames. There are 3 Receive HDLC controllers per channel which extract the payload content of Receive LAPD Message frames from the incoming T1/E1/J1 data stream and write the contents into the Receive HDLC buffers. Each framer also contains a Transmit and Overhead Data Input port, which permits Data Link Terminal Equipment direct access to the outbound T1/E1/J1 frames. Likewise, a Receive Overhead output data port permits Data Link Terminal Equipment direct access to the Data Link Terminal Equipment direct access to the Data Link bits of the inbound T1/E1/J1 frames.

The XRT86VX38 fully meets all of the latest T1/E1/J1 specifications: ANSI T1/E1.107-1988, ANSI T1/E1.403-1995, ANSI T1/E1.231-1993, ANSI T1/E1.408-1990, AT&T TR 62411 (12-90) TR54016, and ITU G-703, G.704, G706 and G.733, AT&T Pub. 43801, and ETS 300 011, 300 233, JT G.703, JT G.704, JT G706, I.431. Extensive test and diagnostic functions include Loop-backs, Boundary scan, Pseudo Random bit sequence (PRBS) test pattern generation, Performance Monitor, Bit Error Rate (BER) meter, forced error insertion, and LAPD unchannelized data payload processing according to ITU-T standard Q.921.

#### APPLICATIONS AND FEATURES (NEXT PAGE)



# A New Direction in Mixed-Size

#### 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

#### **APPLICATIONS**

- High-Density T1/E1/J1 interfaces for Multiplexers, Switches, LAN Routers and Digital Modems
- SONET/SDH terminal or Add/Drop multiplexers (ADMs)
- T1/E1/J1 add/drop multiplexers (MUX)
- Channel Service Units (CSUs): T1/E1/J1 and Fractional T1/E1/J1
- BITS Timing
- Digital Access Cross-connect System (DACs)
- Digital Cross-connect Systems (DCS)
- Frame Relay Switches and Access Devices (FRADS)
- ISDN Primary Rate Interfaces (PRA)
- PBXs and PCM channel bank
- T3 channelized access concentrators and M13 MUX
- Wireless base stations
- ATM equipment with integrated DS1 interfaces
- Multichannel DS1 Test Equipment
- T1/E1/J1 Performance Monitoring
- Voice over packet gateways
- Routers

#### FEATURES

- Supports Section 13 Synchronization Interface in ITU G.703 for both Transmit and Receive Paths
- Supports SSM Synchronous Messaging Generation (BOC for T1, National Bits for E1) on the Transmit Path
- Supports SSM Synchronous Messaging Extraction (BOC for T1, National Bits for E1) on the Receive Path
- Supports BITS timing generation on the Transmit Outputs
- Supports BITS timing extraction from NRZ data on the Analog Receive Path
- DS-0 Monitoring on both Transmit and Receive Time Slots
- Supports SSM Synchronization Messaging per ANSI T1.101-1999 and ITU G.704
- Supports a Customized Section 13 Synchronization Interface in G.703 at 1.544MHz
- Independent, full duplex DS1 Tx and Rx Framer/LIUs
- Each channel has full featured Long-haul/Short-haul LIU
- Two 512-bit (two-frame) elastic store, PCM frame slip buffers (FIFO) on TX and Rx provide up to 8.192 MHz asynchronous back plane connections with jitter and wander attenuation
- Supports input PCM and signaling data at 1.544, 2.048, 4.096 and 8.192 Mbits. Also supports 2-channel multiplexed 12.352/16.384 (HMVIP/H.100) Mbit/s on the back plane bus
- Programmable output clocks for Fractional T1/E1/J1
- Supports Channel Associated Signaling (CAS)
- Supports Common Channel Signalling (CCS)
- Supports ISDN Primary Rate Interface (ISDN PRI) signaling





#### REV. 1.0.4 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION 8-CHANNEL T1/E1/J1 FRAMER/

- Extracts and inserts robbed bit signaling (RBS)
- 3 Integrated HDLC controllers for transmit and receive, each controller having two 96-byte buffers (buffer 0 / buffer 1)
- HDLC Controllers Support SS7
- Timeslot assignable HDLC
- V5.1 or V5.2 Interface
- Automatic Performance Report Generation (PMON Status) can be inserted into the transmit LAPD interface every 1 second or for a single transmission
- Supports SPRM and NPRM
- Alarm Indication Signal with Customer Installation signature (AIS-CI)
- Remote Alarm Indication with Customer Installation (RAI-CI)
- Gapped Clock interface mode for Transmit and Receive.
- Intel/Motorola and Power PC interfaces for configuration, control and status monitoring
- Parallel search algorithm for fast frame synchronization
- Wide choice of T1 framing structures: SF/D4, ESF, SLC®96, T1DM and N-Frame (non-signaling)
- Direct access to D and E channels for fast transmission of data link information
- Full BERT Controller for generation and detection on system and line side of the chip
- PRBS, QRSS, and Network Loop Code generation and detection
- Seven Independent, simultaneous Loop Code Detectors per Channel
- Programmable Interrupt output pin
- Supports programmed I/O and DMA modes of Read-Write access
- The framer block encodes and decodes the T1/E1/J1 Frame serial data
- Detects and forces Red (SAI), Yellow (RAI) and Blue (AIS) Alarms
- Detects OOF, LOF, LOS errors and COFA conditions
- Loopbacks: Local (LLB) and Line remote (LB)
- Facilitates Inverse Multiplexing for ATM
- Performance monitor with one second polling
- Boundary scan (IEEE 1149.1) JTAG test port
- Accepts external 8kHz Sync reference
- 1.8V Inner Core
- 3.3V CMOS operation with 5V tolerant inputs
- 256-pin fpBGA and 329-pin fpBGA package with -40°C to +85°C operation

#### **ORDERING INFORMATION**

| PART NUMBER    | Package                            | OPERATING TEMPERATURE RANGE |
|----------------|------------------------------------|-----------------------------|
| XRT86VX38IB256 | 256 PIn Fine Pitch Ball Grid Array | -40°C to +85°C              |
| XRT86VX38IB329 | 329 PIn Fine Pitch Ball Grid Array | -40°C to +85°C              |

8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION



## LIST OF TABLES

| Table 1:: Register Summary                                             |                                            | 4  |
|------------------------------------------------------------------------|--------------------------------------------|----|
| Table 2:: Clock Select Register(CSR)                                   | Hex Address: 0xN100                        | 11 |
| Table 3:: Line Interface Control Register (LICR)                       | Hex Address: 0xN101                        | 13 |
| Table 4:: General Purpose Input/Output 0 Control Register(GPIOCR0)     | Hex Address: 0x0102                        | 15 |
| Table 5:: General Purpose Input/Output 1 Control Register(GPIOCR1)     | Hex Address: 0x4102                        | 16 |
| Table 6:: Framing Select Register (FSR)                                | Hex Address: 0xN107                        | 17 |
| Table 7:: Alarm Generation Register (AGR)                              | Hex Address: 0xN108                        | 19 |
| Table 8:: yellow alarm duration and format when one second rule is not | enforced                                   | 20 |
| Table 9:: yellow alarm format when one second rule is enforced         |                                            |    |
| Table 10:: Synchronization MUX Register (SMR)                          | Hex Address: 0xN109                        |    |
| Table 11:: Transmit Signaling and Data Link Select Register (TSDLSR)   | Hex Address:0xN10A                         | 26 |
| Table 12:: Framing Control Register (FCR)                              | Hex Address: 0xN10B                        |    |
| Table 13:: Receive Signaling & Data Link Select Register (RSDLSR)      | Hex Address: 0xN10C                        |    |
| Table 14:: Receive Signaling Change Register 0 (RSCR 0)                | Hex Address: 0xN10D                        |    |
| Table 15:: Receive Signaling Change Register 1(RSCR 1)                 | Hex Address: 0xN10E                        |    |
| Table 16:: Receive Signaling Change Register 2 (RSCR 2)                | Hex Address: 0xN10F                        |    |
| Table 17:: Receive In Frame Register (RIFR)                            | Hex Address: 0xN112                        |    |
| Table 18:: Data Link Control Register (DLCR1)                          | Hex Address: 0xN112<br>Hex Address: 0xN113 |    |
|                                                                        | Hex Address: 0xN114                        |    |
| Table 19:: Transmit Data Link Byte Count Register (TDLBCR1)            |                                            |    |
| Table 20:: Receive Data Link Byte Count Register (RDLBCR1)             | Hex Address: 0xN115                        |    |
| Table 21:: Slip Buffer Control Register (SBCR)                         | Hex Address: 0xN116                        |    |
| Table 22:: FIFO Latency Register (FFOLR)                               | Hex Address: 0xN117                        |    |
| Table 23:: DMA 0 (Write) Configuration Register (D0WCR)                | Hex Address: 0xN118                        |    |
| Table 24:: DMA 1 (Read) Configuration Register (D1RCR)                 | Hex Address: 0xN119                        |    |
| Table 25:: Interrupt Control Register (ICR)                            | Hex Address: 0xN11A                        |    |
| Table 26:: LAPD Select Register (LAPDSR)                               | Hex Address: 0xN11B                        |    |
| Table 27:: Customer Installation Alarm Generation Register (CIAGR)     | Hex Address: 0xN11C                        |    |
| Table 28:: Performance Report Control Register (PRCR)                  | Hex Address: 0xN11D                        | 44 |
| Table 29:: Gapped Clock Control Register (GCCR)                        | Hex Address: 0xN11E                        | 45 |
| Table 30:: Transmit Interface Control Register (TICR)                  | Hex Address:0xN120                         |    |
| Table 31:: Transmit Interface Speed When Multiplexed Mode is Disabled  | d (TxMUXEN = 0)                            | 48 |
| Table 32:: Transmit Interface Speed when Multiplexed Mode is Enabled   |                                            |    |
| Table 33:: BERT Control & Status Register (BERTCSR0)                   | Hex Address: 0xN121                        | 50 |
| Table 34:: Receive Interface Control Register (RICR)                   | Hex Address: 0xN122                        | 51 |
| Table 35:: Receive Interface Speed When Multiplexed Mode is Disabled   | (TxMUXEN = 0)                              | 53 |
| Table 36:: Receive Interface Speed when Multiplexed Mode is Enabled    |                                            |    |
| Table 37:: BERT Control & Status Register (BERTCSR1)                   | Hex Address: 0xN123                        |    |
| Table 38:: Loopback Code Control Register - Code 0 (LCCR0)             | Hex Address: 0xN124                        | 57 |
| Table 39:: Transmit Loopback Coder Register (TLCR)                     | Hex Address: 0xN125                        | 59 |
| Table 40:: Receive Loopback Activation Code Register - Code 0 (RLACI   | R0) Hex Address: 0xN126                    | 59 |
| Table 41:: Receive Loopback Deactivation Code Register - Code 0 (RLL   |                                            |    |
| Table 42:: Receive LoopCode Detection Switch (RLCDS)                   | Hex Address: 0xN128                        |    |
| Table 43:: Defect Detection Enable Register (DDER)                     | Hex Address: 0xN129                        |    |
| Table 44:: Loopback Code Control Register - Code 1 (LCCR1)             | Hex Address: 0xN12A                        | -  |
| Table 45:: Receive Loopback Activation Code Register - Code 1 (RLACI   |                                            |    |
| Table 46:: Receive Loopback Activation Code Register - Code 1 (RLAC)   |                                            |    |
|                                                                        | Hex Address: 0xN12C<br>Hex Address: 0xN12D |    |
| Table 47:: Loopback Code Control Register - Code 2 (LCCR2)             |                                            | -  |
| Table 48:: Receive Loopback Activation Code Register - Code 2 (RLACI   |                                            |    |
| Table 49:: Receive Loopback Deactivation Code Register - Code 2 (RLL   | -                                          |    |
| Table 50:: Transmit LoopCode Generation Switch (TLCGS)                 | Hex Address: 0xN140                        |    |
|                                                                        | 0xN141                                     |    |
| Table 52:: Transmit SPRM and NPRM Control Register (TSPRMCR)           | Hex Address: 0xN142                        |    |
| Table 53:: Data Link Control Register (DLCR2)                          | Hex Address: 0xN143                        |    |
| Table 54:: Transmit Data Link Byte Count Register (TDLBCR2)            | Hex Address: 0xN144                        |    |
| Table 55:: Receive Data Link Byte Count Register (RDLBCR2)             | Hex Address: 0xN145                        |    |
| Table 56:: Loopback Code Control Register - Code 3 (LCCR3)             | Hex Address: 0xN146                        |    |
| Table 57:: Receive Loopback Activation Code Register - Code 3 (RLAC    |                                            |    |
| Table 58:: Receive Loopback Deactivation Code Register - Code 3 (RLL   | DCR3) Hex Address: 0xN148                  | 73 |



8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

| Table 59:: Loopback Code Control Register - Code 4 (LCCR4)                                                                             | Hex Address: 0xN149                                            | 74      |
|----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|---------|
| Table 60:: Receive Loopback Activation Code Register - Code 4 (RL                                                                      | ACR4) Hex Address: 0xN14A                                      | 75      |
| Table 61:: Receive Loopback Deactivation Code Register - Code 4 (                                                                      | RLDCR4) Hex Address: 0xN14B                                    | 75      |
| Table 62:: Loopback Code Control Register - Code 5 (LCCR5)                                                                             | Hex Address: 0xN14C                                            |         |
| Table 63:: Receive Loopback Activation Code Register - Code 5 (RL                                                                      |                                                                |         |
| Table 64:: Receive Loopback Deactivation Code Register - Code 5 (                                                                      |                                                                |         |
| Table 65:: Loopback Code Control Register - Code 6 (LCCR6)                                                                             | Hex Address: 0xN14F                                            |         |
| Table 66:: Receive Loopback Activation Code Register - Code 6 (RL                                                                      | -                                                              |         |
| Table 67:: Receive Loopback Deactivation Code Register - Code 6 (                                                                      |                                                                |         |
| Table 68:: Data Link Control Register (DLCR3)                                                                                          | Hex Address: 0xN153                                            |         |
| Table 69:: Transmit Data Link Byte Count Register (TDLBCR3)                                                                            | Hex Address: 0xN154                                            | -       |
| Table 70:: Receive Data Link Byte Count Register (RDLBCR3)                                                                             | Hex Address: 0xN155                                            |         |
| Table 71:: Loopback Code Control Register - Code 7 (LCCR7)                                                                             | Hex Address: 0xN156                                            |         |
| Table 72:: Receive Loopback Activation Code Register - Code 7 (RL                                                                      | -                                                              |         |
| Table 73:: Receive Loopback Deactivation Code Register - Code 7 (                                                                      |                                                                |         |
| Table 74:: BERT Control Register (BCR)                                                                                                 | Hex Address: 0xN163                                            | 86      |
| Table 75:: T1 SSM Messages                                                                                                             |                                                                | 87      |
| Table 76:: SSM BOC Control Register (BOCCR 0xN170h)                                                                                    |                                                                | 88      |
| Table 77:: SSM Receive FDL Register (RFDLR 0xN171h)                                                                                    |                                                                | 89      |
| Table 78:: SSM Receive FDL Match 1 Register (RFDLMR1 0xN172h                                                                           |                                                                |         |
| Table 79:: SSM Receive FDL Match 2 Register (RFDLMR2 0xN173)                                                                           |                                                                |         |
| Table 80:: SSM Receive FDL Match 3 Register (RFDLMR3 0xN174h                                                                           |                                                                |         |
| Table 81:: SSM Transmit FDL Register (TFDLR 0xN175h)                                                                                   |                                                                |         |
| Table 82:: SSM Transmit Byte Count Register (TBCR 0xN176h)                                                                             |                                                                |         |
| Table 83:: Receive DS-0 Monitor Registers (RDS0MR)                                                                                     |                                                                | ddress: |
| 0xN15F to 0xN16F (not including 0xN163) and 0xN1C0 to (                                                                                |                                                                |         |
| <b>č</b>                                                                                                                               | ess: 0xN1D0 to 0xN1EF                                          |         |
| Table 85:: Device ID Register (DEVID)                                                                                                  | Hex Address: 0x1FE                                             |         |
| Table 86:: Revision ID Register (REVID)                                                                                                | Hex Address: 0x1FF                                             |         |
| Table 87:: Transmit Channel Control Register 0-23 (TCCR 0-23)                                                                          | Hex Address: 0xN300 to 0xN317                                  |         |
| Table 88:: Transmit User Code Register 0-23 (TUCR 0-23)                                                                                | Hex Address: 0xN320 to 0xN337                                  |         |
| Table 89:: Transmit Signaling Control Register 0-23 (TSCR 0-23)                                                                        | Hex Address: 0xN340 to 0xN357                                  |         |
| Table 90:: Receive Channel Control Register 0-23 (RCCR 0-23)                                                                           | Hex Address: 0xN360 to 0xN377                                  |         |
| Table 91:: Receive User Code Register 0-23 (RUCR 0-23)                                                                                 | Hex Address: 0xN380 to 0xN397<br>Hex Address: 0xN3A0 to 0xN3B7 |         |
| Table 92:: Receive Signaling Control Register 0-23 (RSCR 0-23)<br>Table 93:: Receive Substitution Signaling Register 0-23 (RSSR 0-23)  |                                                                |         |
| Table 93.: Receive Substitution Signaling Register 0-23 (RSSR 0-23)<br>Table 94.: Receive Signaling Array Register 0 to 23 (RSAR 0-23) | Hex Address: 0xN3C0 to 0xN3D7<br>Hex Address: 0xN500 to 0xN517 |         |
| Table 94.: Receive Signaling Array Register 0 to 23 (RSAR 0-23)<br>Table 95:: LAPD Buffer 0 Control Register (LAPDBCR0)                | Hex Address: 0xN500 to 0xN517<br>Hex Address: 0xN600           |         |
| Table 96:: LAPD Buffer 1 Control Register (LAPDBCR1)                                                                                   | Hex Address: 0xN700                                            |         |
| Table 97:: PMON Receive Line Code Violation Counter MSB (RLCV                                                                          |                                                                |         |
| Table 98:: PMON Receive Line Code Violation Counter LSB (RLCV)                                                                         | -                                                              |         |
| Table 99:: PMON Receive Framing Alignment Bit Error Counter MSE                                                                        | /                                                              |         |
| Table 100:: PMON Receive Framing Alignment Bit Error Counter LS                                                                        |                                                                |         |
| Table 101:: PMON Receive Severely Errored Frame Counter (RSEF                                                                          |                                                                |         |
| Table 102:: PMON Receive CRC-6 BIT Error Counter - MSB (RSBB                                                                           |                                                                |         |
| Table 103:: PMON Receive CRC-6 Bit Error Counter - LSB (RSBBE                                                                          |                                                                |         |
| Table 104:: PMON Receive Slip Counter (RSC)                                                                                            | Hex Address: 0xN909                                            |         |
| Table 105:: PMON Receive Loss of Frame Counter (RLFC)                                                                                  | Hex Address: 0xN90A                                            |         |
| Table 106:: PMON Receive Change of Frame Alignment Counter (R                                                                          |                                                                |         |
| Table 107:: PMON LAPD1 Frame Check Sequence Error Counter 1                                                                            |                                                                |         |
| Table 108:: PRBS Bit Error Counter MSB (PBECU)                                                                                         | Hex Address: 0xN90D                                            |         |
| Table 109:: PRBS Bit Error Counter LSB (PBECL)                                                                                         | Hex Address: 0xN90E                                            | 112     |
| Table 110:: Transmit Slip Counter (TSC)                                                                                                | Hex Address: 0xN90F                                            |         |
| Table 111:: Excessive Zero Violation Counter MSB (EZVCU)                                                                               | Hex Address: 0xN910                                            | 113     |
| Table 112:: Excessive Zero Violation Counter LSB (EZVCL)                                                                               | Hex Address: 0xN911                                            | 113     |
| Table 113:: PMON LAPD2 Frame Check Sequence Error Counter 2                                                                            | (LFCSEC2) Hex Address: 0xN91C                                  | 114     |
| Table 114:: PMON LAPD2 Frame Check Sequence Error Counter 3                                                                            | (LFCSEC3) Hex Address: 0xN92C                                  | 114     |
| Table 115:: Block Interrupt Status Register (BISR)                                                                                     | Hex Address: 0xNB00                                            | 115     |
| Table 116:: Block Interrupt Enable Register (BIER)                                                                                     | Hex Address: 0xNB01                                            | 117     |
| Table 117:: Alarm & Error Interrupt Status Register (AEISR)                                                                            | Hex Address: 0xNB02                                            | 119     |
|                                                                                                                                        |                                                                |         |

## A New Direction in Mixed-Signal REV. 1.0.4

## 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | TT KEGIOTEK DEGOK                                                                                                                        |                                                                                                                                                               | NLV. 1.0.4                      |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| Table 118:: Alarm & Error Interrupt Enable Register (A                                                                                                                                                                                                                                                                                                                                                                                                                                               | EIER)                                                                                                                                    | Hex Address: 0xNB03                                                                                                                                           | 121                             |
| Table 119:: Framer Interrupt Status Register (FISR)                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                          | Hex Address: 0xNB04                                                                                                                                           |                                 |
| Table 120:: Framer Interrupt Enable Register (FIER)                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                          | Hex Address: 0xNB05                                                                                                                                           |                                 |
| Table 121:: Data Link Status Register 1 (DLSR1)                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                          | Hex Address: 0xNB06                                                                                                                                           |                                 |
| Table 122:: Data Link Interrupt Enable Register 1 (DL                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                          | Hex Address: 0xNB07                                                                                                                                           | -                               |
| Table 123:: Slip Buffer Interrupt Status Register (SBIS                                                                                                                                                                                                                                                                                                                                                                                                                                              | -                                                                                                                                        | Hex Address: 0xNB08                                                                                                                                           |                                 |
| Table 124:: Slip Buffer Interrupt Enable Register (SBI                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                          | Hex Address: 0xNB09                                                                                                                                           |                                 |
| Table 125:: Receive Loopback Code 0 Interrupt and S                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                          |                                                                                                                                                               |                                 |
| Table 126:: Receive Loopback Code 0 Interrupt Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                 | e Register (RLCIER0)                                                                                                                     | Hex Address: 0xNB0B                                                                                                                                           |                                 |
| Table 127:: Excessive Zero Status Register (EXZSR)                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                          | Hex Address: 0xNB0E                                                                                                                                           |                                 |
| Table 128:: Excessive Zero Enable Register (EXZER)                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                          | Hex Address: 0xNB0F                                                                                                                                           |                                 |
| Table 129:: SS7 Status Register for LAPD1 (SS7SR1)                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                          | Hex Address: 0xNB10                                                                                                                                           |                                 |
| Table 130:: SS7 Enable Register for LAPD1 (SS7ER1                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                          | Hex Address: 0xNB11                                                                                                                                           |                                 |
| Table 131:: RxLOS/CRC Interrupt Status Register (RL                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                          | Hex Address: 0xNB12                                                                                                                                           |                                 |
| Table 132:: RxLOS/CRC Interrupt Enable Register (R                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                          | Hex Address: 0xNB13                                                                                                                                           |                                 |
| Table 133:: Receive Loopback Code 1 Interrupt and S                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ÷                                                                                                                                        | Hex Address: 0xNB14                                                                                                                                           |                                 |
| Table 134:: Receive Loopback Code 1 Interrupt Enable<br>Table 135:: Data Link Status Register 2 (DLSR2)                                                                                                                                                                                                                                                                                                                                                                                              | e Register (RECIERT)                                                                                                                     | Hex Address: 0xNB15<br>Hex Address: 0xNB16                                                                                                                    |                                 |
| Table 136:: Data Link Status Register 2 (DLSR2)<br>Table 136:: Data Link Interrupt Enable Register 2 (DL                                                                                                                                                                                                                                                                                                                                                                                             | IER2)                                                                                                                                    | Hex Address: 0xNB17                                                                                                                                           |                                 |
| Table 137:: SS7 Status Register for LAPD2 (SS7SR2)                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -                                                                                                                                        | Hex Address: 0xNB17                                                                                                                                           |                                 |
| Table 138:: SS7 Enable Register for LAPD2 (SS7ER2                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                          | Hex Address: 0xNB10                                                                                                                                           |                                 |
| Table 139:: Receive Loopback Code 2 Interrupt and S                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                          |                                                                                                                                                               |                                 |
| Table 140:: Receive Loopback Code 2 Interrupt Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                          | Hex Address: 0xNB1B                                                                                                                                           |                                 |
| Table 141:: Receive Loopback Code 3 Interrupt and S                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                          |                                                                                                                                                               |                                 |
| Table 142:: Receive Loopback Code 3 Interrupt Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                          | Hex Address: 0xNB1D                                                                                                                                           |                                 |
| Table 143:: Receive Loopback Code 4 Interrupt and S                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                          |                                                                                                                                                               |                                 |
| Table 144:: Receive Loopback Code 4 Interrupt Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ÷                                                                                                                                        | Hex Address: 0xNB1F                                                                                                                                           |                                 |
| Table 145:: Receive Loopback Code 5 Interrupt and S                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                          |                                                                                                                                                               |                                 |
| Table 146:: Receive Loopback Code 5 Interrupt Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                          | Hex Address: 0xNB21                                                                                                                                           |                                 |
| Table 147:: Receive Loopback Code 6 Interrupt and S                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ÷ · ·                                                                                                                                    | Hex Address: 0xNB22                                                                                                                                           | 155                             |
| Table 148:: Receive Loopback Code 6 Interrupt Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                          | Hex Address: 0xNB23                                                                                                                                           |                                 |
| Table 149:: Receive Loopback Code 7 Interrupt and S                                                                                                                                                                                                                                                                                                                                                                                                                                                  | tatus Register (RLCISR7)                                                                                                                 | Hex Address: 0xNB24                                                                                                                                           | 157                             |
| Table 150:: Receive Loopback Code 7 Interrupt Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                 | le Register (RLCIER7)                                                                                                                    | Hex Address: 0xNB25                                                                                                                                           | 158                             |
| Table 151:: Data Link Status Register 3 (DLSR3)                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                          | Hex Address: 0xNB26                                                                                                                                           | 159                             |
| Table 152:: Data Link Interrupt Enable Register 3 (DL                                                                                                                                                                                                                                                                                                                                                                                                                                                | IER3)                                                                                                                                    | Hex Address: 0xNB27                                                                                                                                           |                                 |
| Table 153:: SS7 Status Register for LAPD3 (SS7SR3)                                                                                                                                                                                                                                                                                                                                                                                                                                                   | )                                                                                                                                        | Hex Address: 0xNB28                                                                                                                                           | 163                             |
| Table 154:: SS7 Enable Register for LAPD3 (SS7ER3                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                          | Hex Address: 0xNB29                                                                                                                                           |                                 |
| Table 155:: Customer Installation Alarm Status Regist                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                          | Hex Address: 0xNB40                                                                                                                                           | -                               |
| Table 156:: Customer Installation Alarm Status Regist                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                          | Hex Address: 0xNB41                                                                                                                                           |                                 |
| Table 157:: T1 BOC Interrupt Status Register (BOCIS                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                          |                                                                                                                                                               |                                 |
| Table 158:: T1 BOC Interrupt Enable Register (BOCI                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                          |                                                                                                                                                               |                                 |
| Table 159:: T1 BOC Unstable Interrupt Status Register                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                          |                                                                                                                                                               |                                 |
| Table 160:: T1 BOC Unstable Interrupt Enable Regist                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                          |                                                                                                                                                               |                                 |
| Table 161:: LIU Channel Control Register 0 (LIUCCR                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                          | Hex Address: 0x0FN0                                                                                                                                           |                                 |
| Table 162:: Equalizer Control and Transmit Line Build                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                          |                                                                                                                                                               |                                 |
| Table 163:: LIU Channel Control Register 1 (LIUCCR                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ,                                                                                                                                        | Hex Address: 0x0FN1                                                                                                                                           |                                 |
| Table 164:: LIU Channel Control Register 2 (LIUCCR                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -                                                                                                                                        | Hex Address: 0x0FN2                                                                                                                                           |                                 |
| Table 165:: LIU Channel Control Register 3 (LIUCCR:                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                          | Hex Address: 0x0FN3                                                                                                                                           |                                 |
| Table 166" I III Channel Control Interim int Final !- D                                                                                                                                                                                                                                                                                                                                                                                                                                              | viotor // II/CC/CD                                                                                                                       |                                                                                                                                                               | 180                             |
| Table 166:: LIU Channel Control Interrupt Enable Reg                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                          | Hex Address: 0x0FN4                                                                                                                                           |                                 |
| Table 167:: LIU Channel Control Status Register (LIU                                                                                                                                                                                                                                                                                                                                                                                                                                                 | CCSR)                                                                                                                                    | Hex Address: 0x0FN5                                                                                                                                           | 182                             |
| Table 167:: LIU Channel Control Status Register (LIU           Table 168:: LIU Channel Control Interrupt Status Register                                                                                                                                                                                                                                                                                                                                                                             | CCSR)<br>ster (LIUCCISR)                                                                                                                 | Hex Address: 0x0FN5<br>Hex Address: 0x0FN6                                                                                                                    | 182<br>185                      |
| Table 167:: LIU Channel Control Status Register (LIUTable 168:: LIU Channel Control Interrupt Status RegisterTable 169:: LIU Channel Control Cable Loss Register                                                                                                                                                                                                                                                                                                                                     | CCSR)<br>ster (LIUCCISR)<br>(LIUCCCCR)                                                                                                   | Hex Address: 0x0FN5<br>Hex Address: 0x0FN6<br>Hex Address: 0x0FN7                                                                                             | 182<br>185<br>187               |
| Table 167:: LIU Channel Control Status Register (LIUTable 168:: LIU Channel Control Interrupt Status RegiTable 169:: LIU Channel Control Cable Loss RegisterTable 170:: LIU Channel Control Arbitrary Register 1                                                                                                                                                                                                                                                                                     | CCSR)<br>ster (LIUCCISR)<br>(LIUCCCCR)<br>'LIUCCAR1)                                                                                     | Hex Address: 0x0FN5<br>Hex Address: 0x0FN6<br>Hex Address: 0x0FN7<br>Hex Address: 0x0FN8                                                                      | 182<br>185<br>187<br>187        |
| Table 167:: LIU Channel Control Status Register (LIUTable 168:: LIU Channel Control Interrupt Status RegisterTable 169:: LIU Channel Control Cable Loss RegisterTable 170:: LIU Channel Control Arbitrary Register 1 (Table 171:: LIU Channel Control Arbitrary Register 2 (                                                                                                                                                                                                                         | CCSR)<br>ster (LIUCCISR)<br>(LIUCCCCR)<br>'LIUCCAR1)<br>'LIUCCAR2) I                                                                     | Hex Address: 0x0FN5<br>Hex Address: 0x0FN6<br>Hex Address: 0x0FN7<br>Hex Address: 0x0FN8<br>Hex Address: 0x0FN9                                               | 182<br>185<br>187<br>187<br>187 |
| Table 167:: LIU Channel Control Status Register (LIUTable 168:: LIU Channel Control Interrupt Status RegisterTable 169:: LIU Channel Control Cable Loss RegisterTable 170:: LIU Channel Control Arbitrary Register 1 (Table 171:: LIU Channel Control Arbitrary Register 2 (Table 172:: LIU Channel Control Arbitrary Register 3 (                                                                                                                                                                   | CCSR)<br>ster (LIUCCISR)<br>(LIUCCCCR)<br>(LIUCCAR1)<br>(LIUCCAR2)<br>FUUCCAR3)                                                          | Hex Address: 0x0FN5<br>Hex Address: 0x0FN6<br>Hex Address: 0x0FN7<br>Hex Address: 0x0FN8<br>Hex Address: 0x0FN9<br>Hex Address: 0x0FNA                        |                                 |
| Table 167:: LIU Channel Control Status Register (LIUTable 168:: LIU Channel Control Interrupt Status RegisterTable 169:: LIU Channel Control Cable Loss RegisterTable 170:: LIU Channel Control Arbitrary Register 1 (Table 171:: LIU Channel Control Arbitrary Register 2 (Table 171:: LIU Channel Control Arbitrary Register 3 (Table 172:: LIU Channel Control Arbitrary Register 3 (Table 173:: LIU Channel Control Arbitrary Register 4 (                                                       | CCSR)<br>ster (LIUCCISR)<br>(LIUCCCCR)<br>'LIUCCAR1)<br>'LIUCCAR2) H<br>'LIUCCAR3) H<br>'LIUCCAR4) H                                     | Hex Address: 0x0FN5<br>Hex Address: 0x0FN6<br>Hex Address: 0x0FN7<br>Hex Address: 0x0FN8<br>Hex Address: 0x0FN9<br>Hex Address: 0x0FNA<br>Hex Address: 0x0FNA |                                 |
| Table 167:: LIU Channel Control Status Register (LIUTable 168:: LIU Channel Control Interrupt Status RegisterTable 169:: LIU Channel Control Cable Loss RegisterTable 170:: LIU Channel Control Arbitrary Register 1 (Table 171:: LIU Channel Control Arbitrary Register 2 (Table 171:: LIU Channel Control Arbitrary Register 3 (Table 172:: LIU Channel Control Arbitrary Register 3 (Table 173:: LIU Channel Control Arbitrary Register 4 (Table 173:: LIU Channel Control Arbitrary Register 5 ( | CCSR)<br>ster (LIUCCISR)<br>(LIUCCCCR)<br>(LIUCCAR1)<br>(LIUCCAR2)<br>(LIUCCAR3)<br>(LIUCCAR3)<br>(LIUCCAR4)<br>(LIUCCAR5)               | Hex Address: 0x0FN5<br>Hex Address: 0x0FN6<br>Hex Address: 0x0FN7<br>Hex Address: 0x0FN8<br>Hex Address: 0x0FN9<br>Hex Address: 0x0FNA<br>Hex Address: 0x0FNB |                                 |
| Table 167:: LIU Channel Control Status Register (LIUTable 168:: LIU Channel Control Interrupt Status RegisterTable 169:: LIU Channel Control Cable Loss RegisterTable 170:: LIU Channel Control Arbitrary Register 1 (Table 171:: LIU Channel Control Arbitrary Register 2 (Table 171:: LIU Channel Control Arbitrary Register 3 (Table 172:: LIU Channel Control Arbitrary Register 3 (Table 173:: LIU Channel Control Arbitrary Register 4 (                                                       | CCSR)<br>ster (LIUCCISR)<br>(LIUCCCCR)<br>(LIUCCAR1)<br>(LIUCCAR2)<br>(LIUCCAR3)<br>(LIUCCAR3)<br>(LIUCCAR4)<br>(LIUCCAR5)<br>(LIUCCAR6) | Hex Address: 0x0FN5<br>Hex Address: 0x0FN6<br>Hex Address: 0x0FN7<br>Hex Address: 0x0FN8<br>Hex Address: 0x0FN9<br>Hex Address: 0x0FNA<br>Hex Address: 0x0FNA |                                 |



#### 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

Table 178:: LIU Global Control Register 0 (LIUGCR0) Table 179:: LIU Global Control Register 1 (LIUGCR1) Table 180:: LIU Global Control Register 2 (LIUGCR2) Table 181:: LIU Global Control Register 3 (LIUGCR3) Table 182:: LIU Global Control Register 4 (LIUGCR4) Table 183:: LIU Global Control Register 5 (LIUGCR5)

| Hex Address: 0x0FE0 | 190 |
|---------------------|-----|
| Hex Address: 0x0FE1 | 192 |
| Hex Address: 0x0FE2 | 193 |
| Hex Address: 0x0FE4 | 193 |
| Hex Address: 0x0FE9 | 194 |
| Hex Address: 0x0FEA | 195 |

#### DESCRIPTION OF THE CONTROL REGISTERS - T1 MODE

All address on this register description is shown in HEX format.

#### TABLE 1: REGISTER SUMMARY

| FUNCTION                                         | Symbol  | Hex                |
|--------------------------------------------------|---------|--------------------|
| Control Registers (0xN100 - 0xN1FF)              |         |                    |
| Clock and Select Register                        | CSR     | 0xN100             |
| Line Interface Control Register                  | LICR    | 0xN101             |
| General Purpose Input/Output Control 0           | GPIOCR0 | 0x0102             |
| General Purpose Input/Output Control 1           | GPIOCR1 | 0x4102             |
| Reserved                                         | -       | 0xN103 - 0xN106    |
| Framing Select Register                          | FSR     | 0xN107             |
| Alarm Generation Register                        | AGR     | 0xN108             |
| Synchronization MUX Register                     | SMR     | 0xN109             |
| Transmit Signaling and Data Link Select Register | TSDLSR  | 0xN10A             |
| Framing Control Register                         | FCR     | 0xN10B             |
| Receive Signaling & Data Link Select Register    | RSDLSR  | 0xN10C             |
| Receive Signaling Change Register 0              | RSCR0   | 0xN10D             |
| Receive Signaling Change Register 1              | RSCR1   | 0xN10E             |
| Receive Signaling Change Register 2              | RSCR2   | 0xN10F             |
| Reserved - E1 mode only                          | -       | 0xN110 -<br>0xN111 |
| Receive In-Frame Register                        | RIFR    | 0xN112             |
| Data Link Control Register 1                     | DLCR1   | 0xN113             |
| Transmit Data Link Byte Count Register 1         | TDLBCR1 | 0xN114             |
| Receive Data Link Byte Count Register 1          | RDLBCR1 | 0xN115             |
| Slip Buffer Control Register                     | SBCR    | 0xN116             |
| FIFO Latency Register                            | FIFOLR  | 0xN117             |
| DMA 0 (Write) Configuration Register             | D0WCR   | 0xN118             |
| DMA 1 (Read) Configuration Register              | D1RCR   | 0xN119             |
| Interrupt Control Register                       | ICR     | 0xN11A             |
| LAPD Select Register                             | LAPDSR  | 0xN11B             |
| Customer Installation Alarm Generation Register  | CIAGR   | 0xN11C             |
| Performance Report Control Register              | PRCR    | 0xN11D             |
| Gapped Clock Control Register                    | GCCR    | 0xN11E             |
| Transmit Interface Control Register              | TICR    | 0xN120             |

4





8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

| FUNCTION                                             | Symbol   | Hex             |
|------------------------------------------------------|----------|-----------------|
| BERT Control & Status - Register 0                   | BERTCSR0 | 0xN121          |
| Receive Interface Control Register                   | RICR     | 0xN122          |
| BERT Control & Status - Register 1                   | BERTCSR1 | 0xN123          |
| Loopback Code Control Register - Code 0              | LCCR0    | 0xN124          |
| Transmit Loopback Code Register                      | TLCR     | 0xN125          |
| Receive Loopback Activation Code Register - Code 0   | RLACR0   | 0xN126          |
| Receive Loopback Deactivation Code Register - Code 0 | RLDCR0   | 0xN127          |
| Receive LoopCode Detection Switch                    | RLCDS    | 0xN128          |
| Defect Detection Enable Register                     | DDER     | 0xN129          |
| Loopback Code Control Register - Code 1              | LCCR1    | 0xN12A          |
| Receive Loopback Activation Code Register - Code 1   | RLACR1   | 0xN12B          |
| Receive Loopback Deactivation Code Register - Code 1 | RLDCR1   | 0xN12C          |
| Loopback Code Control Register - Code 2              | LCCR2    | 0xN12D          |
| Receive Loopback Activation Code Register - Code 2   | RLACR2   | 0xN12E          |
| Receive Loopback Deactivation Code Register - Code 2 | RLDCR2   | 0xN12F          |
| Reserved - E1 mode only                              | -        | 0xN130 - 0xN13F |
| Transmit LoopCode Generation Switch                  | TLCGS    | 0xN140          |
| Loopcode Timer Select                                | LCTS     | 0xN141          |
| Transmit SPRM and NPRM Control Register              | TSPRMCR  | 0xN142          |
| Data Link Control Register 2                         | DLCR2    | 0xN143          |
| Transmit Data Link Byte Count Register 2             | TDLBCR2  | 0xN144          |
| Receive Data Link Byte Count Register 2              | RDLBCR2  | 0xN145          |
| Loopback Code Control Register - Code 3              | LCCR3    | 0xN146          |
| Receive Loopback Activation Code Register - Code 3   | RLACR3   | 0xN147          |
| Receive Loopback Deactivation Code Register - Code 3 | RLDCR3   | 0xN148          |
| Loopback Code Control Register - Code 4              | LCCR4    | 0xN149          |
| Receive Loopback Activation Code Register - Code 4   | RLACR4   | 0xN14A          |
| Receive Loopback Deactivation Code Register - Code 4 | RLDCR4   | 0xN14B          |
| Loopback Code Control Register - Code 5              | LCCR5    | 0xN14C          |
| Receive Loopback Activation Code Register - Code 5   | RLACR5   | 0xN14D          |
| Receive Loopback Deactivation Code Register - Code 5 | RLDCR5   | 0xN14E          |
| Loopback Code Control Register - Code 6              | LCCR6    | 0xN14F          |
| Receive Loopback Activation Code Register - Code 6   | RLACR6   | 0xN150          |



| FUNCTION                                             | Symbol    | Hex                |
|------------------------------------------------------|-----------|--------------------|
| Receive Loopback Deactivation Code Register - Code 6 | RLDCR6    | 0xN151             |
| Data Link Control Register 3                         | DLCR3     | 0xN153             |
| Transmit Data Link Byte Count Register 3             | TDLBCR3   | 0xN154             |
| Receive Data Link Byte Count Register 3              | RDLBCR3   | 0xN155             |
| Loopback Code Control Register - Code 7              | LCCR7     | 0xN156             |
| Receive Loopback Activation Code Register - Code 7   | RLACR7    | 0xN157             |
| Receive Loopback Deactivation Code Register - Code 7 | RLDCR7    | 0xN158             |
| BERT Control Register                                | BCR       | 0xN163             |
| SSM BOC Control Register                             | BOCCR     | 0xN170             |
| SSM Receive FDL Register                             | RFDLR     | 0xN171             |
| SSM Receive FDL Match 1 Register                     | RFDLMR1   | 0xN172             |
| SSM Receive FDL Match 2 Register                     | RFDLMR2   | 0xN173             |
| SSM Receive FDL Match 3 Register                     | RFDLMR3   | 0xN174             |
| SSM Transmit FDL Register                            | TFDLR     | 0xN175             |
| SSM Transmit Byte Count Register                     | TBCR      | 0xN176             |
| Receive DS-0 Monitor Registers                       | RDS0MR    | 0xN15F - 0xN1CF    |
| Transmit DS-0 Monitor Registers                      | TDS0MR    | 0xN1D0 - 0xN1EF    |
| Device ID Register                                   | DEVID     | 0x1FE              |
| Revision Number Register                             | REVID     | 0x1FF              |
| Time Slot (payload) Control (0xN300 - 0xN3FF)        | ·         |                    |
| Transmit Channel Control Register 0-23               | TCCR 0-23 | 0xN300 - 0xN317    |
| Transmit User Code Register 0-23                     | TUCR 0-23 | 0xN320 - 0xN337    |
| Transmit Signaling Control Register 0-23             | TSCR 0-23 | 0xN340 - 0xN357    |
| Receive Channel Control Register 0-23                | RCCR 0-23 | 0xN360 - 0xN377    |
| Receive User Code Register 0-23                      | RUCR 0-23 | 0xN380 - 0xN397    |
| Receive Signaling Control Register 0-23              | RSCR 0-23 | 0xN3A0 - 0xN3B7    |
| Receive Substitution Signaling Register 0-23         | RSSR 0-23 | 0xN3C0 - 0xN3D7    |
| Receive Signaling Array (0xN500 - 0xN51F)            |           |                    |
| Receive Signaling Array Register 0                   | RSAR0-23  | 0xN500 -<br>0xN517 |
| LAPDn Buffer 0                                       |           |                    |
| LAPD Buffer 0 Control Register                       | LAPDBCR0  | 0xN600 -<br>0xN660 |



8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

| FUNCTION                                                     | Symbol   | Нех                |
|--------------------------------------------------------------|----------|--------------------|
| LAPDn Buffer 1                                               |          |                    |
| LAPD Buffer 1 Control Register                               | LAPDBCR1 | 0xN700 -<br>0xN760 |
| Performance Monitor                                          |          |                    |
| Receive Line Code Violation Counter: MSB                     | RLCVCU   | 0xN900             |
| Receive Line Code Violation Counter: LSB                     | RLCVCL   | 0xN901             |
| Receive Frame Alignment Error Counter: MSB                   | RFAECU   | 0xN902             |
| Receive Frame Alignment Error Counter: LSB                   | RFAECL   | 0xN903             |
| Receive Severely Errored Frame Counter                       | RSEFC    | 0xN904             |
| Receive Synchronization Bit (CRC-6) Error Counter: MSB       | RSBBECU  | 0xN905             |
| Receive Synchronization Bit (CRC-6) Error Counter: LSB       | RSBBECL  | 0xN906             |
| Reserved - E1 Mode Only                                      |          | 0xN907 - 0xN908    |
| Receive Slip Counter                                         | RSC      | 0xN909             |
| Receive Loss of Frame Counter                                | RLFC     | 0xN90A             |
| Receive Change of Frame Alignment Counter                    | RCOAC    | 0xN90B             |
| LAPD Frame Check Sequence Error counter 1                    | LFCSEC1  | 0xN90C             |
| PRBS bit Error Counter: MSB                                  | PBECU    | 0xN90D             |
| PRBS bit Error Counter: LSB                                  | PBECL    | 0xN90E             |
| Transmit Slip Counter                                        | TSC      | 0xN90F             |
| Excessive Zero Violation Counter: MSB                        | EZVCU    | 0xN910             |
| Excessive Zero Violation Counter: LSB                        | EZVCL    | 0xN911             |
| LAPD Frame Check Sequence Error counter 2                    | LFCSEC2  | 0xN91C             |
| LAPD Frame Check Sequence Error counter 3                    | LFCSEC3  | 0xN92C             |
| Interrupt Generation/Enable Register Address Map (0xNB00 - 0 | xNB41)   |                    |
| Block Interrupt Status Register                              | BISR     | 0xNB00             |
| Block Interrupt Enable Register                              | BIER     | 0xNB01             |
| Alarm & Error Interrupt Status Register                      | AEISR    | 0xNB02             |
| Alarm & Error Interrupt Enable Register                      | AEIER    | 0xNB03             |
| Framer Interrupt Status Register                             | FISR     | 0xNB04             |
| Framer Interrupt Enable Register                             | FIER     | 0xNB05             |
| Data Link Status Register 1                                  | DLSR1    | 0xNB06             |
| Data Link Interrupt Enable Register 1                        | DLIER1   | 0xNB07             |
| Slip Buffer Interrupt Status Register                        | SBISR    | 0xNB08             |



| FUNCTION                                              | Symbol  | HEX             |
|-------------------------------------------------------|---------|-----------------|
| Slip Buffer Interrupt Enable Register                 | SBIER   | 0xNB09          |
| Receive Loopback code 0 Interrupt and Status Register | RLCISR0 | 0xNB0A          |
| Receive Loopback code 0 Interrupt Enable Register     | RLCIER0 | 0xNB0B          |
| Reserved - E1 Mode Only                               | -       | 0xNB0C - 0xNB0D |
| Excessive Zero Status Register                        | EXZSR   | 0xNB0E          |
| Excessive Zero Enable Register                        | EXZER   | 0xNB0F          |
| SS7 Status Register for LAPD 1                        | SS7SR1  | 0xNB10          |
| SS7 Enable Register for LAPD 1                        | SS7ER1  | 0xNB11          |
| RxLOS/CRC Interrupt Status Register                   | RLCISR  | 0xNB12          |
| RxLOS/CRC Interrupt Enable Register                   | RLCIER  | 0xNB13          |
| Receive Loopback code 1 Interrupt and Status Register | RLCISR1 | 0xNB14          |
| Receive Loopback code 1 Interrupt Enable Register     | RLCIER1 | 0xNB15          |
| Data Link Status Register 2                           | DLSR2   | 0xNB16          |
| Data Link Interrupt Enable Register 2                 | DLIER2  | 0xNB17          |
| SS7 Status Register for LAPD 2                        | SS7SR2  | 0xNB18          |
| SS7 Enable Register for LAPD 2                        | SS7ER2  | 0xNB19          |
| Receive Loopback code 2 Interrupt and Status Register | RLCISR2 | 0xNB1A          |
| Receive Loopback code 2 Interrupt Enable Register     | RLCIER2 | 0xNB1B          |
| Receive Loopback code 3 Interrupt and Status Register | RLCISR3 | 0xNB1C          |
| Receive Loopback code 3 Interrupt Enable Register     | RLCIER3 | 0xNB1D          |
| Receive Loopback code 4 Interrupt and Status Register | RLCISR4 | 0xNB1E          |
| Receive Loopback code 4Interrupt Enable Register      | RLCIER4 | 0xNB1F          |
| Receive Loopback code 5 Interrupt and Status Register | RLCISR5 | 0xNB20          |
| Receive Loopback code 5 Interrupt Enable Register     | RLCIER5 | 0xNB21          |
| Receive Loopback code 6 Interrupt and Status Register | RLCISR6 | 0xNB22          |
| Receive Loopback code 6 Interrupt Enable Register     | RLCIER6 | 0xNB23          |
| Receive Loopback code 7 Interrupt and Status Register | RLCISR7 | 0xNB24          |
| Receive Loopback code 7 Interrupt Enable Register     | RLCIER7 | 0xNB25          |
| Data Link Status Register 3                           | DLSR3   | 0xNB26          |
| Data Link Interrupt Enable Register 3                 | DLIER3  | 0xNB27          |
| SS7 Status Register for LAPD 3                        | SS7SR3  | 0xNB28          |
| SS7 Enable Register for LAPD 3                        | SS7ER3  | 0xNB29          |
| Customer Installation Alarm Status Register           | CIASR   | 0xNB40          |



| Function                                              | Symbol   | HEX                |
|-------------------------------------------------------|----------|--------------------|
| Customer Installation Alarm Interrupt Enable Register | CIAIER   | 0xNB41             |
| BOC Interrupt Status Register                         | BOCISR   | 0xNB70             |
| BOC Interrupt Enable Register                         | BOCIER   | 0xNB71             |
| Reserved                                              | -        | 0xNB72 - 0xNB73    |
| BOC Unstable Interrupt Status Register                | BOCUSR   | 0xNB74             |
| BOC Unstable Interrupt Enable Register                | BOCUER   | 0xNB75             |
| LIU Register Summary - Channel Control Registers      |          |                    |
| LIU Channel Control Register 0                        | LIUCCR0  | 0x0FN0             |
| LIU Channel Control Register 1                        | LIUCCR1  | 0x0FN1             |
| LIU Channel Control Register 2                        | LIUCCR2  | 0x0FN2             |
| LIU Channel Control Register 3                        | LIUCCR3  | 0x0FN3             |
| LIU Channel Control Interrupt Enable Register         | LIUCCIER | 0x0FN4             |
| LIU Channel Control Status Register                   | LIUCCSR  | 0x0FN5             |
| LIU Channel Control Interrupt Status Register         | LIUCCISR | 0x0FN6             |
| LIU Channel Control Cable Loss Register               | LIUCCCCR | 0x0FN7             |
| LIU Channel Control Arbitrary Register 1              | LIUCCAR1 | 0x0FN8             |
| LIU Channel Control Arbitrary Register 2              | LIUCCAR2 | 0x0FN9             |
| LIU Channel Control Arbitrary Register 3              | LIUCCAR3 | 0x0FNA             |
| LIU Channel Control Arbitrary Register 4              | LIUCCAR4 | 0x0FNB             |
| LIU Channel Control Arbitrary Register 5              | LIUCCAR5 | 0x0FNC             |
| LIU Channel Control Arbitrary Register 6              | LIUCCAR6 | 0x0FND             |
| LIU Channel Control Arbitrary Register 7              | LIUCCAR7 | 0x0FNE             |
| LIU Channel Control Arbitrary Register 8              | LIUCCAR8 | 0x0FNF             |
| Reserved                                              | -        | 0x0F80 -<br>0x0FDF |
| LIU Register Summary - Global Control Registers       | <b>I</b> | •                  |
| LIU Global Control Register 0                         | LIUGCR0  | 0x0FE0             |
| LIU Global Control Register 1                         | LIUGCR1  | 0x0FE1             |
| LIU Global Control Register 2                         | LIUGCR2  | 0x0FE2             |
| LIU Global Control Register 3                         | LIUGCR3  | 0x0FE4             |
| LIU Global Control Register 4                         | LIUGCR4  | 0x0FE9             |



| FUNCTION                      | Symbol  | Нех                |
|-------------------------------|---------|--------------------|
| LIU Global Control Register 5 | LIUGCR5 | 0x0FEA             |
| Reserved                      | -       | 0x0FEB -<br>0x0FFF |



#### 1.0 REGISTER DESCRIPTIONS - T1 MODE

All address on this register description is shown in HEX format

## TABLE 2: CLOCK SELECT REGISTER(CSR)

HEX ADDRESS: 0xN100

**XRT86VX38** 

| Віт | FUNCTION                           | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|------------------------------------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | LCV Insert                         | R/W  | 0       | Line Code Violation Insertion<br>This bit is used to force a Line Code Violation (LCV) on the transmit<br>output of TTIP/TRING.<br>A "0" to "1" transition on this bit will cause a single LCV to be inserted<br>on the transmit output of TTIP/TRING.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 6   | Set T1 Mode                        | R/W  | 0       | <ul> <li>T1 Mode select</li> <li>This bit is used to program the individual channel to operate in either T1 or E1 mode.</li> <li>0 = Configures the selected channel to operate in E1 mode.</li> <li>1 = Configures the selected channel to operate in T1 mode.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 5   | Sync All Transmit-<br>ters to 8kHz | R/W  | 0       | <ul> <li>Sync All Transmit Framers to 8kHz</li> <li>This bit permits the user to configure the Transmit T1 Framer block to synchronize its "transmit output" frame alignment with the 8kHz signal that is derived from the MCLK PLL, as described below.</li> <li>0 - Disables the "Sync all Transmit Framers to 8kHz" feature.</li> <li>1 - Enables the "Sync all Transmit Framers to 8kHz" feature.</li> <li>Note: This bit is only active if the MCLK PLL is used as the "Timing Source" for the Transmit T1 Framer" blocks. CSS[1:0] of this register allows users to select the transmit source of the framer.</li> </ul>                                                                                              |
| 4   | Clock Loss Detect                  | R/W  | 1       | <ul> <li>Clock Loss Detect Enable/Disable Select</li> <li>This bit enables a clock loss protection feature for the Framer whenever the recovered line clock is used as the timing source for the transmit section. If the LIU loses clock recovery, the Clock Distribution Block will detect this occurrence and automatically begin to use the internal clock derived from MCLK PLL as the Transmit source, until the LIU is able to regain clock recovery.</li> <li>0 = Disables the clock loss protection feature.</li> <li>1 = Enables the clock loss protection feature.</li> <li>Note: This bit needs to be enabled in order to detect the clock closs detection interrupt status (address: 0xNB00, bit 5)</li> </ul> |
| 3:2 | Reserved                           | R/W  | 00      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

#### TABLE 2: CLOCK SELECT REGISTER(CSR)

| Віт | FUNCTION | Түре | DEFAULT |                                             | DESCRIPTION-OPERATION                                                                                                                                                                                                        |                                                                                    |
|-----|----------|------|---------|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|
| 1:0 | CSS[1:0] | R/W  | 01      | These bits c<br>and TxMSYI                  | ce Select<br>elect the timing source for the Transman also determine the direction of Tx<br>NC in base rate operation mode (1.54<br>e (1.544MHz Clock Mode):                                                                 | SERCLK, TxSYNC,                                                                    |
|     |          |      |         | CSS[1:0]                                    | TRANSMIT SOURCE FOR THE<br>TRANSMIT T1 FRAMER BLOCK                                                                                                                                                                          | DIRECTION OF<br>TXSERCLK                                                           |
|     |          |      |         | 00/11                                       | Loop Timing Mode<br>The recovered line clock is cho-<br>sen as the timing source.                                                                                                                                            | Output                                                                             |
|     |          |      |         | 01                                          | External Timing Mode<br>The Transmit Serial Input Clock<br>from the TxSERCLK_n input pin is<br>chosen as the timing source.                                                                                                  | Input                                                                              |
|     |          |      |         | 10                                          | Internal Timing Mode<br>The MCLK PLL is chosen as the<br>timing source.                                                                                                                                                      | Output                                                                             |
|     |          |      |         | depe<br>0xN<br>Sync<br><b>Notes:</b> In Hig | YNC/TxMSYNC can be programme<br>ending on the setting of SYNC INV bi<br>109, bit 4. Please see Register<br>chronization Mux Register (SMR - 0x<br>gh-Speed or multiplexed modes, TxS<br>IC are all configured as INPUTS only | t in Register Address<br>Description for the<br>N109) Table 10.<br>SERCLK, TxSYNC, |



HEX ADDRESS: 0xN100



#### TABLE 3: LINE INTERFACE CONTROL REGISTER (LICR)

HEX ADDRESS: 0xN101

**XRT86VX38** 

| Віт | FUNCTION  | Түре | DEFAULT                                                                                                                                                                                              |                                                                                                                                                                          | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                              |  |
|-----|-----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7   | FORCE_LOS | R/W  | 0                                                                                                                                                                                                    | This bit perm<br>(within the ch<br>equipment, a<br>0 - Configure                                                                                                         | <b>mit LOS (To the Line Side)</b><br>hits the user to configure the transmit direction circuitry<br>hannel) to transmit the LOS pattern to the remote terminal<br>is described below.<br>Its the transmit direction circuitry to transmit "normal" traffic.<br>Its the transmit direction circuitry to transmit the LOS            |  |
| 6   | Reserved  | R/W  | 0                                                                                                                                                                                                    | <b>Single Rail Mode</b><br>This bit can only be set if the LIU Block is also set to single rail mode.<br>See Register 0xNFE0, bit 7.<br>0 - Dual Rail<br>1 - Single Rail |                                                                                                                                                                                                                                                                                                                                    |  |
| 5:4 | LB[1:0]   | R/W  | 00 <b>Framer Loopback Selection</b><br>These bits are used to select any of the following loop-back modes for<br>the framer section. For LIU loopback modes, see the LIU configuration<br>registers. |                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                    |  |
|     |           |      |                                                                                                                                                                                                      | LB[1:0]                                                                                                                                                                  | TYPES OF LOOPBACK SELECTED                                                                                                                                                                                                                                                                                                         |  |
|     |           |      |                                                                                                                                                                                                      | 00                                                                                                                                                                       | Normal Mode (No LoopBack)                                                                                                                                                                                                                                                                                                          |  |
|     |           |      |                                                                                                                                                                                                      | 01                                                                                                                                                                       | Framer Local LoopBack:<br>When framer local loopback is enabled, the transmit<br>PCM input data is looped back to the receive PCM out-<br>put data. The receive input data at RTIP/RRING is<br>ignored while an All Ones Signal is transmitted out to<br>the line interface.                                                       |  |
|     |           |      |                                                                                                                                                                                                      | 10                                                                                                                                                                       | Framer Far-End (Remote) Line LoopBack:<br>When framer remote loopback is enabled, the digital<br>data enters the framer interface, however does not<br>enter the framing blocks. The receive digital data from<br>the LIU is allowed to pass through the LIU Decoder/<br>Encoder circuitry before returning to the line interface. |  |
|     |           |      |                                                                                                                                                                                                      | 11                                                                                                                                                                       | Framer Payload LoopBack:<br>When framer payload loopback is enabled, the raw<br>data within the receive time slots are looped back to the<br>transmit framer block where the data is re-framed<br>according to the transmit timing.                                                                                                |  |
| 3:2 | Reserved  | R/W  | 0                                                                                                                                                                                                    | Reserved                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                    |  |

## 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

## TABLE 3: LINE INTERFACE CONTROL REGISTER (LICR)

#### HEX ADDRESS: 0xN101

| Віт | FUNCTION        | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                        |
|-----|-----------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | Encode B8ZS     | R/W  | 0       | Encode AMI or B8ZS/HDB3 Line Code Select<br>This bit enables or disables the B8ZS/HDB3 encoder on the transmit<br>path.<br>0 = Enables the B8ZS encoder.<br>1 = Disables the B8ZS encoder.<br>Note: When B8ZS encoder is disabled, AMI line code is used.    |
| 0   | Decode AMI/B8ZS | R/W  | 0       | Decode AMI or B8ZS/HDB3 Line Code Select<br>This bit enables or disables the B8ZS/HDB3 decoder on the receive<br>path.<br>0 = Enables the B8ZS decoder.<br>1 = Disables the B8ZS decoder.<br>Note: When B8ZS decoder is disabled, AMI line code is received. |





8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

#### TABLE 4: GENERAL PURPOSE INPUT/OUTPUT 0 CONTROL REGISTER(GPIOCR0) Hex Address: 0x0102

| Віт | FUNCTION                                             | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----|------------------------------------------------------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | GPIO0_3DIR<br>GPIO0_2DIR<br>GPIO0_1DIR<br>GPIO0_0DIR | R/W  | 1111    | <ul> <li>GPI00_3/GPI00_2/GPI00_1/GPI00_0 Direction</li> <li>These bits permit the user to define the General Purpose I/O Pins, GPI00_3/GPI00_2/GPI00_1/GPI00_0 as either Input pins or Output pins, as described below.</li> <li>0 - Configures GPI00_3/GPI00_2/GPI00_1/GPI00_0 to function as input pins.</li> <li>1 - Configures GPI00_3/GPI00_2/GPI00_1/GPI00_0 to function as output pins.</li> <li>1. If GPI00_3/GPI00_2/GPI00_1/GPI00_0 are configured to function as input pins, then the user can monitor the state of these input pins by reading out the state of Bit 3-0 (GPI00_3/GPI00_2/GPI00_1/GPI00_0 are configured to function as output pins, then the user can control the state of these output pins, then the user can control the state of these output pins, then the user can control the state of these output pins by writing the appropriate value into Bit 3-0 (GPI00_3/GPI00_2/GPI00_1/GPI00_0) within this register.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 3-0 | GPIO0_3<br>GPIO0_2<br>GPIO0_1<br>GPIO0_0             | R/W  | 0000    | <ul> <li>GPIO0_3/GPIO0_2/GPIO0_1/GPIO0_0 Control</li> <li>The exact function of this bit depends upon whether General Purpose I/<br/>O Pins, GPIO0_3/GPIO0_2/GPIO0_1/GPIO0_0 have been configured<br/>to function as input or output pins, as described below.</li> <li>If GPIO0_3/GPIO0_2/GPIO0_1/GPIO0_0 are configured to function<br/>as input pins:</li> <li>If GPIO0_3/GPIO0_2/GPIO0_1/GPIO0_0 are configured to function as<br/>input pins, then the user can monitor the state of the corresponding<br/>input pin by reading out the state of these bits.</li> <li>NoTE: If GPIO0_3/GPIO0_2/GPIO0_1/GPIO0_0 are configured to<br/>function as input pins, then writing to this particular register will<br/>have no effect on the state of this pin.</li> <li>If GPIO0_3/GPIO0_2/GPIO0_1/GPIO0_0 are configured to function<br/>as output pins:</li> <li>If GPIO0_3/GPIO0_2/GPIO0_1/GPIO0_0 are configured to function<br/>as output pins:</li> <li>If GPIO0_3/GPIO0_2/GPIO0_1/GPIO0_0 are configured to function as<br/>output pins.</li> <li>If GPIO0_3/GPIO0_2/GPIO0_1/GPIO0_0 are configured to function as<br/>output pins.</li> <li>If GPIO0_3/GPIO0_2/GPIO0_1/GPIO0_0 are configured to function as<br/>output pins, then the user can control the state of the corresponding<br/>output pin by writing the appropriate value to these bits.</li> <li>NoTE: GPIO0_3/GPIO0_2/GPIO0_1/GPIO0_0 can be configured to<br/>function as input or output pins, by writing the appropriate<br/>value to Bit 7-4 (GPIO0_3DIR/GPIO0_2DIR/GPIO0_1DIR/<br/>GPIO0_0DIR) within this register.</li> </ul> |

## 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

HEX ADDRESS: 0x4102

| Віт | FUNCTION                                             | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----|------------------------------------------------------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | GPIO1_3DIR<br>GPIO1_2DIR<br>GPIO1_1DIR<br>GPIO1_0DIR | R/W  | 0000    | <ul> <li>GPI01_3/GPI01_2/GPI01_1/GPI01_0 Direction</li> <li>These bits permit the user to define the General Purpose I/O Pins, GPI01_3/GPI01_2/GPI01_1/GPI01_0 as either Input pins or Output pins, as described below.</li> <li>0 - Configures GPI01_3/GPI01_2/GPI01_1/GPI01_0 to function as input pins.</li> <li>1 - Configures GPI01_3/GPI01_2/GPI01_1/GPI01_0 to function as output pins.</li> <li>1. If GPI01_3/GPI01_2/GPI01_1/GPI01_0 are configured to function as input pins by reading out the state of Bit 3-0 (GPI01_2/GPI01_1/GPI01_0) within this register.</li> <li>2. If GPI01_3/GPI01_2/GPI01_1/GPI01_0 are configured to function as output pins, then the user can control the state of these output pins, then the user can control the state of function as output pins, then the user can control the state of these output pins by writing the appropriate value into Bit 3-0 (GPI01_3/GPI01_2/GPI01_1/GPI01_0) within this register.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 3-0 | GPIO1_3<br>GPIO1_2<br>GPIO1_1<br>GPIO1_0             | R/W  | 0000    | <ul> <li>GPIO1_3/GPIO1_2/GPIO1_1/GPIO1_0 Control</li> <li>The exact function of this bit depends upon whether General Purpose I/<br/>O Pins, GPIO1_3/GPIO1_2/GPIO1_1/GPIO1_0 have been configured<br/>to function as input or output pins, as described below.</li> <li>If GPIO1_3/GPIO1_2/GPIO1_1/GPIO1_0 are configured to function<br/>as input pins:</li> <li>If GPIO1_3/GPIO1_2/GPIO1_1/GPIO1_0 are configured to function as<br/>input pins, then the user can monitor the state of the corresponding<br/>input pin by reading out the state of these bits.</li> <li>NOTE: If GPIO1_3/GPIO1_2/GPIO1_2/GPIO1_1/GPIO1_0 are configured to<br/>function as input pins, then writing to this particular register will<br/>have no effect on the state of this pin.</li> <li>If GPIO1_3/GPIO1_2/GPIO1_1/GPIO1_0 are configured to function<br/>as output pins:</li> <li>If GPIO1_3/GPIO1_2/GPIO1_1/GPIO1_0 are configured to function<br/>as output pins.</li> <li>If GPIO1_3/GPIO1_2/GPIO1_1/GPIO1_0 are configured to function<br/>as output pins.</li> <li>If GPIO1_3/GPIO1_2/GPIO1_1/GPIO1_0 are configured to function as<br/>output pins.</li> <li>If GPIO1_3/GPIO1_2/GPIO1_1/GPIO1_0 are configured to function as<br/>output pins, then the user can control the state of the corresponding<br/>output pin by writing the appropriate value to these bits.</li> <li>NOTE: GPIO1_3/GPIO1_2/GPIO1_1/GPIO1_0 can be configured to<br/>function as input or output pins, by writing the appropriate<br/>value to Bit 7-4 (GPIO1_3DIR/GPIO1_2DIR/GPIO1_1DIR/<br/>GPIO1_0DIR) within this register.</li> </ul> |





#### TABLE 6: FRAMING SELECT REGISTER (FSR)

HEX ADDRESS: 0xN107

**XRT86VX38** 

| Віт | FUNCTION                                     | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----|----------------------------------------------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Signaling update on<br>Superframe Boundaries | R/W  | 0       | <ul> <li>Enable Robbed-Bit Signaling Update on Superframe Boundary on Both Transmit and Receive Direction</li> <li>This bit enables or disables robbed-bit signaling update on the superframe boundary for both the transmit and receive side of the framer.</li> <li>On the Receive Side:</li> <li>If signaling update is enabled, signaling data on the receive side (RxSIG pin and Signaling Array Register - RSAR) will be updated on the superframe boundary, otherwise, signaling data will be updated as soon as it is received.</li> <li>On the Transmit Side:</li> <li>If signaling update is enabled, any signaling data changes on the transmit side will be transmitted on the superframe boundary, otherwise, signaling data will be transmitted as soon as it is changed.</li> <li>0 - Disables the signaling update feature for both transmit and receive.</li> <li>1 - Enables the signaling update feature for both transmit and receive.</li> </ul> |
| 6   | Force CRC Errors                             | R/W  | 0       | Force CRC Errors (To the Line Side)<br>This bit permits the user to force the Transmit T1 Framer block to<br>transmit CRC errors within the outbound T1 data-stream, as depicted<br>below.<br>0 - Disables CRC error transmission on the outbound T1 stream.<br>1 - Enables CRC error transmission on the outbound T1 stream.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 5   | J1_MODE                                      | R/W  | 0       | <ul> <li>J1 Mode This bit is used to configure the device in J1 mode. Once the device is configured in J1 mode, the following two changes will happen: <ol> <li>CRC calculation is done in J1 format. The J1 CRC6 calculation is based on the actual values of all 4632 bits in a T1 multiframe including Fe bits instead of assuming all Fe bits to be a one in T1 format.</li> <li>Receive and Transmit Yellow Alarm signal format is interpreted per the J1 standard. (J1-SF or J1-ESF)</li> <li>Configures the device in T1 mode. (Default)</li> <li>Configures the device in J1 mode.</li> </ol></li></ul> Note: Users can select between J1-SF or J1-ESF by setting this bit and the T1 Framing Mode Select Bits[2:0] (Bits 2-0 within this register).                                                                                                                                                                                                          |
| 4   | ONEONLY                                      | R/W  | 0       | <ul> <li>Allow Only One Sync Candidate</li> <li>This bit is used to specify one of the synchronization criteria that the Receive T1 Framer block employs.</li> <li>0 - Allows the Receive T1 Framer to select any one of the winners in the matching process when there are two or more valid synchronization patterns appear in the required time frame.</li> <li>1 - Allows the Receive T1 Framer to declare success of match when there is only one candidate left in the required time frame.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

## 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

#### TABLE 6: FRAMING SELECT REGISTER (FSR)

#### HEX ADDRESS: 0xN107

| Віт | FUNCTION | Түре | DEFAULT |                                                                                                                             | Desc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | RIPTION-C                                                    | PERATIO                                          | N                                               |                                                                 |
|-----|----------|------|---------|-----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------|-------------------------------------------------|-----------------------------------------------------------------|
| 3   | FASTSYNC | R/W  | 0       | Faster Sync A<br>This bit is use<br>Receive T1 Fr<br>enabled, the F<br>earlier. The ta<br>with correct F-<br>to declare "SY | d to specify of<br>amer block e<br>Receive T1 Fr<br>ble below spe<br>bits that the T                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | mploys. I<br>amer Blo<br>cifies the<br>Γ1 Receiv             | f this "Fas<br>ck will de<br>number<br>ve framer | ster Sync<br>clare syn<br>of consec<br>must rec | Algorithm" is<br>chronization<br>cutive frames<br>eive in order |
|     |          |      |         |                                                                                                                             | Framing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                              | stSync<br>= 0                                    | FastS                                           |                                                                 |
|     |          |      |         |                                                                                                                             | ESF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                              | 96                                               | 48                                              | 8                                                               |
|     |          |      |         |                                                                                                                             | SF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                              | 48                                               | 24                                              | 4                                                               |
|     |          |      |         |                                                                                                                             | Ν                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                              | 48                                               | 24                                              | 4                                                               |
|     |          |      |         |                                                                                                                             | SLC ® 96                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                              | 48                                               | 24                                              | 4                                                               |
|     |          |      |         | 0 - Disables F<br>1 - Enables F/                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                              |                                                  |                                                 |                                                                 |
| 2-0 | FSI[2:0] | R/W  | 000     | that the chann<br>Bit 2 is MSB a<br>ferent framing<br>three bits acco<br><b>Note:</b> Chang                                 | its permit the one of | user to se<br>te in.<br>B. The fo<br>can be se<br>formats 'o | blowing ta<br>elected by                         | able show<br>/ configur<br>/ <i>will caus</i>   | ing these<br>e the Receive                                      |
|     |          |      |         |                                                                                                                             | Framing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | FS[2]                                                        | FS[1]                                            | FS[0]                                           |                                                                 |
|     |          |      |         |                                                                                                                             | ESF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0                                                            | Х                                                | Х                                               |                                                                 |
|     |          |      |         |                                                                                                                             | SF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1                                                            | 0                                                | 1                                               |                                                                 |
|     |          |      |         |                                                                                                                             | N<br>T1DM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1                                                            | 1                                                | 0                                               |                                                                 |
|     |          |      |         |                                                                                                                             | SLC®96                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1                                                            | 0                                                | 0                                               |                                                                 |
|     |          |      |         |                                                                                                                             | 320000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                              |                                                  | Ĭ                                               |                                                                 |





#### TABLE 7: ALARM GENERATION REGISTER (AGR)

#### HEX ADDRESS: 0xN108

**XRT86VX38** 

| Віт | FUNCTION                             | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----|--------------------------------------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Yellow Alarm -<br>One Second<br>Rule | R/W  | 0       | <ul> <li>One-Second Yellow Alarm Rule Enforcement</li> <li>This bit is used to enforce the one-second yellow alarm rule according to the yellow alarm (RAI) transmission duration per the ANSI standards.</li> <li>If the one second alarm rule is enforced, the following will happen: <ol> <li>RAI will be transmitted for at least one second for both ESF and SF.</li> <li>There must be a minimum of one second delay between termination of the first RAI and the initiation of a subsequent RAI.</li> <li>ALARM_ENB bit (see description of bit 6 of this register) controls the duration of RAI.</li> <li>YEL[0] &amp; YEL[1] (see description of bits 5-4 of this register) controls the format of RAI.</li> </ol> </li> <li>If the one second alarm rule is NOT enforced, the following will happen: <ol> <li>RAI will be transmitted for at least one second for ESF and SF.</li> <li>Minimum one second delay between termination of the first RAI and the initiation of the subsequent RAI is NOT enforced.</li> <li>YEL[0] and YEL[1] bits (see description of bits 5-4 of this register) are used to control the duration AND the format of RAI transmission.</li> <li>The one-second yellow alarm rule is NOT enforced.</li> </ol> </li> <li>More: When setting this bit to '0', yellow alarm transmission will be backward compatible with the XRT86L38 device. XRT86L38 does not support the one-second yellow alarm rule.</li> </ul> |
| 6   | ALARM_ENB                            | R/W  | 0       | <ul> <li>Yellow Alarm Transmission Enable</li> <li>This bit is used to control the duration of yellow alarm (RAI) when the one-second yellow alarm rule is enforced (bit 7 of this register set to'1').</li> <li>When the one-second yellow alarm rule is not enforced (bit 7 of this register set to'0'), the duration of the RAI is controlled by the YEL[0] and YEL[1] bits (bits 5-4 of this register).</li> <li>If the one-second alarm rule is enforced:</li> <li>0 - Stop the transmission of yellow alarm (see description of bits 5-4).</li> <li>1 - Start the transmission of yellow alarm (see description of bits 5-4).</li> <li>Note: This bit has no function if the one second alarm rule is not enforced.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

#### TABLE 7: ALARM GENERATION REGISTER (AGR)

#### HEX ADDRESS: 0xN108

| Віт | FUNCTION | Түре | DEFAULT |                                                                                                                                                                                                                                                                                                                                    | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
|-----|----------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 5-4 | YEL[1:0] | R/W  | 00      | Yellow Alarm (RAI) Duration and Format<br>The exact function of these bits depends on whether or not the one-second yellow<br>alarm rule is enforced. (Bit 7 of this register). The decoding of these bits are<br>explained in Table 8 and Table 9 below.<br>TABLE 8: YELLOW ALARM DURATION AND FORMAT WHEN ONE SECOND RULE IS NOT |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
|     |          |      |         |                                                                                                                                                                                                                                                                                                                                    | ENFORCED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
|     |          |      |         | YEL[1:0]                                                                                                                                                                                                                                                                                                                           | YELLOW ALARM DURATION AND FORMAT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|     |          |      |         | 00                                                                                                                                                                                                                                                                                                                                 | Disable the transmission of yellow alarm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
|     |          |      |         | 01                                                                                                                                                                                                                                                                                                                                 | <ul> <li>SF or N mode:</li> <li>RAI is transmitted as bit 2 = 0 (second MSB) in all DS0 data channel.</li> <li>T1DM mode:</li> <li>RAI is transmitted as Y-bit = 0 (6th bit in the SYNC byte).</li> <li>ESF mode: <ol> <li>If YEL[0] bit is set 'high' for a duration shorter or equal to the time required to transmit 255 patterns of 1111_1111_0000_0000 on the 4-kbit/s data link bits (M1-M12), RAI is transmitted for 255 patterns.of 1111_1111_0000_0000 (approximately 1 second)</li> <li>If YEL[0] bit is set 'high' for a duration longer than the time required to transmit 255 patterns of 1111_1111_0000_0000 on the 4-kbit/s data link bits (M1-M12), RAI is set 'high' for a duration longer than the time required to transmit 255 patterns of 1111_1111_0000_0000 on the 4-kbit/s data link bits (M1-M12), RAI transmission continues until YEL[0] bit is set 'low'.</li> </ol> </li> <li>If YEL[0] bit forms another pulse during the RAI transmission, it resets the pattern counter and extends the RAI duration for another 255 patterns of 1111_111_0000_0000. (approximately 1 second)</li> </ul> |  |  |
|     |          |      |         | 10                                                                                                                                                                                                                                                                                                                                 | <ul> <li>SF mode:</li> <li>RAI is transmitted as a "1" in the Fs bit of frame 12 (This is RAI for J1 SF standard).</li> <li>T1DM mode:</li> <li>RAI is transmitted as Y-bit = 0 (6th bit in the SYNC byte).</li> <li>ESF mode:</li> <li>RAI is controlled by the duration of YEL[1] bit. This allows continuous RAI of any length.</li> <li>SF, N, and T1DM mode:</li> <li>RAI format is the same as described above when YEL[1:0] is set to'01'.</li> <li>ESF mode:</li> <li>RAI duration is the same as described above when YEL[1:0] is set</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|     |          |      |         |                                                                                                                                                                                                                                                                                                                                    | to'01', except that format of RAI is transmitted as 255 patterns of<br>1111_1111_1111_1111 (sixteen ones) on the 4kbits/s data link bits<br>instead of 255 patterns of 1111_111_0000_0000.<br><b>Note:</b> 255 patterns of 1111_1111_111_111 is the J1 ESF RAI<br>standard)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |





## TABLE 7: ALARM GENERATION REGISTER (AGR)

HEX ADDRESS: 0xN108

**XRT86VX38** 

| Віт | FUNCTION | Түре | DEFAULT |            | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|----------|------|---------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5-4 | YEL[1:0] | R/W  | 00      | (Continued | 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|     |          |      |         | TABLE      | 9: YELLOW ALARM FORMAT WHEN ONE SECOND RULE IS ENFORCED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|     |          |      |         | YEL[1:0]   | YELLOW ALARM FORMAT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|     |          |      |         | 00         | Disable the transmission of yellow alarm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|     |          |      |         | 01         | <ul> <li>SF or N mode:<br/>RAI is transmitted as bit 2 = 0 (second MSB) in all DS0 data channel.<br/>T1DM mode:<br/>RAI is transmitted as Y-bit = 0 (6th bit in the SYNC byte).</li> <li>ESF mode:<br/>YEL[1:0] controls the format of RAI. When YEL[1:0] is set to'01', RAI is transmitted as 255 patterns of 1111_1111_0000_0000 on the 4-kbit/s data link (M1-M12) (approximately 1 second).</li> <li>ALARM_ENB (Bit 6 of this register) controls the duration of RAI as described below:</li> <li>1. If ALARM_ENB bit is set 'high' for a duration shorter or equal to the time required to transmit 255 pattern of 1111_1111_0000_0000 on the 4-kbit/s data link (M1-M12), RAI is transmitted for 255 patterns. (approximately 1 second)</li> <li>2. If ALARM_ENB bit is set 'high' for a duration longer than the time required to transmit 255 patterns of 1111_1111_0000_0000 on the 4-kbit/s data link (M1-M12), RAI is transmitted for 255 patterns. (approximately 1 second)</li> <li>3. If ALARM_ENB forms another pulse during an alarm transmission, it resets the pattern counter and extends the RAI duration for another 255 patterns.(approximately 1 second)</li> <li>NOTE: A minimum of one second delay between termination of the first RAI and the initiation of a subsequent RAI is enforced.</li> </ul> |
|     |          |      |         | 10         | <ul> <li>SF mode:<br/>RAI is transmitted as a "1" in the Fs bit of frame 12 (This is RAI for J1<br/>SF standard).<br/>T1DM mode:<br/>RAI is transmitted as Y-bit = 0 (6th bit in the SYNC byte).<br/>ESF mode:<br/>RAI is controlled by the duration of ALARM_ENB bit. This allows<br/>continuous RAI of any length.</li> <li>SF, N, and T1DM mode:<br/>RAI format is the same as described above when YEL[1:0] is set<br/>to'01'.<br/>ESF mode:<br/>RAI duration is the same as described above when YEL[1:0] is set<br/>to'01', except that format of RAI is transmitted as 255 patterns of<br/>1111_111_111_111 on the 4kbits/s data link bits (J1 ESF stan-<br/>dard) instead of 255 patterns of 1111_111_0000_0000.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

#### TABLE 7: ALARM GENERATION REGISTER (AGR)

| Віт | FUNCTION                                    | Түре | DEFAULT | DESCRIPTION-OPERATION           |                                                                  |                                                                                                                                                                                                                                                                                       |          |  |  |  |  |
|-----|---------------------------------------------|------|---------|---------------------------------|------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--|--|--|--|
| 3-2 | Transmit AIS<br>Pattern<br>Select[1:0]      | R/W  | 00      | Thes<br>1. To<br>trans<br>2. To | se two bits p<br>o select the a<br>smit to the re<br>o command ( | attern Select[1:0]:<br>ermit the user to do the following.<br>appropriate AIS Pattern that the Transmit T1 Framer block<br>emote terminal equipment, and<br>(via Software Control) the Transmit T1 Framer block to tran<br>S Pattern to the remote terminal equipment, as depicted be | nsmit    |  |  |  |  |
|     |                                             |      |         | Γ                               | TYPES OF AIS PATTERNS TRANSMITTED                                |                                                                                                                                                                                                                                                                                       |          |  |  |  |  |
|     |                                             |      |         |                                 | 00/10                                                            | <b>Disable AIS Alarm Generation</b><br>The Transmit T1 Framer block will transmit "normal" T1<br>traffic to the remote terminal equipment.                                                                                                                                            |          |  |  |  |  |
|     |                                             |      |         |                                 | 01                                                               | Enable Unframed AIS Alarm Generation<br>Transmit T1 Framer block will transmit an Unframed All<br>Ones Pattern, as an AIS Pattern.                                                                                                                                                    |          |  |  |  |  |
|     |                                             |      |         |                                 | 11                                                               | Enable Framed AIS Alarm Generation<br>Transmit T1 Framer block will transmit a Framed, All<br>Ones Pattern, as the AIS Pattern.                                                                                                                                                       |          |  |  |  |  |
|     |                                             |      |         | Νοτι                            |                                                                  | nal operation (e.g., to configure the Transmit T1 Framer k<br>normal T1 traffic) the user should set this bit to "[X, 0]"                                                                                                                                                             | block to |  |  |  |  |
| 1-0 | AIS Defect<br>Declaration<br>Criteria [1:0] | R/W  | 00      | Thes                            | se bits permi                                                    | laration Criteria[1:0]:<br>t the user to specify the types of AIS Patterns that the Rece<br>ust detect before it will declare the AIS defect condition.                                                                                                                               | eive T1  |  |  |  |  |
|     |                                             |      |         |                                 | AISD[1:0]                                                        | AIS Defect Declaration Criteria                                                                                                                                                                                                                                                       |          |  |  |  |  |
|     |                                             |      |         |                                 | 00/10                                                            | AIS Detection Disabled<br>AIS Defect Condition will NOT be declared.                                                                                                                                                                                                                  |          |  |  |  |  |
|     |                                             |      |         |                                 | 01                                                               | Enable Unframed and Framed AIS Alarm Detection<br>ReceiveT1 Framer block will detect both Unframed and<br>Framed AIS pattern                                                                                                                                                          |          |  |  |  |  |
|     |                                             |      |         |                                 | 11                                                               | Enable Framed AIS Alarm Detection<br>Receive T1 Framer block will detect only Framed AIS pattern                                                                                                                                                                                      | t-       |  |  |  |  |



#### HEX ADDRESS: 0xN108



## TABLE 10: SYNCHRONIZATION MUX REGISTER (SMR)

HEX ADDRESS: 0xN109

**XRT86VX38** 

| Віт | FUNCTION    | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----|-------------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved    | -    | -       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 6   | MFRAMEALIGN | R/W  | 0       | <ul> <li>Transmit Multiframe Sync Alignment</li> <li>This bit forces Transmit T1 framer block to align with the backplane multiframe boundary (TxMSYNC_n).</li> <li>0 = Do not force the transmit T1 framer block to align with the TxM-SYNC signal.</li> <li>1 = Force the transmit T1 framer block to align with the TxMSYNC signal.</li> <li>Note: This bit is not used in base rate (1.544MHz Clock) mode.</li> </ul>                                                                                                                                                                                                                                                                          |
| 5   | MSYNC       | R/W  | 0       | <b>Transmit Super Frame Boundary</b><br>This bit provides an option to use the transmit single frame boundary<br>(TxSYNC) as the transmit multi-frame boundary (TxMSYNC) in high<br>speed or multiplexed modes. In 1.544MHz clock mode (base rate),<br>the TxMSYNC is used as the transmit superframe boundary, in other<br>clock modes (i.e. high speed or multiplexed modes), TxMSYNC is<br>used as an input transmit clock for the backplane interface.<br>0 = Configures the TxSYNC as a single frame boundary.<br>1 = Configures the TxSYNC as a superframe boundary (TxMSYNC)<br>in high-speed or multiplexed mode.<br><b>Note:</b> This bit is not used in base rate (1.544MHz Clock) mode. |

## 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

## A New Direction in Mixed-Signal REV. 1.0.4

## TABLE 10: SYNCHRONIZATION MUX REGISTER (SMR)

#### HEX ADDRESS: 0xN109

| Віт              | FUNCTION                                  | Түре        | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|------------------|-------------------------------------------|-------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>В</b> ІТ<br>4 | FUNCTION<br>Transmit Frame Sync<br>Select | TYPE<br>R/W | DEFAULT | Transmit Frame Sync Select This bit permits the user to configure the System-Side Terminal Equipment or the T1 Transmit Framer to dictate whenever the Transmit T1 Framer block will initiate its generation and transmission of the very next T1 frame. If the system side controls, then all of the following will be true. 1. The corresponding TxSync_n and TxMSync_n pins will function as input pins. 2. The Transmit T1 Framer block will initiate its generation of a new T1 frame whenever it samples the corresponding "TxSync_n" input pin "high" (via the TxSerClk_n input clock signal). 3. The Transmit T1 Framer block will initiate its generation of a new Multiframe whenever it samples the corresponding "TxMSync_n" input pin "high". This bit can also be used to select the direction of the transmit single frame boundary (TxSYNC) and multi-frame boundary (TxMSYNC) depending on whether TxSERCLK is chosen as the timing source for the transmit section of the framer. (CSS[1:0] = 01 in register 0xN100) If TXSERCLK is chosen as the timing source: 0 = Configures TxSYNC and TxMSYNC as outputs. (Chip Controls) If either Recovered Line Clock, MCLK PLL is chosen as the timing source: 0 = Configures TxSYNC and TxMSYNC as outputs. (Chip Controls) If either Recovered Line Clock, MCLK PLL is chosen as the timing source: 0 = Configures TxSYNC and TxMSYNC as inputs. (System Side Controls) If either Recovered Line Clock, MCLK PLL is chosen as the timing source: 0 = Configures TxSYNC and TxMSYNC as inputs. (System Side Controls) Note: TxSERCLK is chosen as the transmit clock if CSS[1:0] of the |
|                  |                                           |             |         | Clock Select Register (Register Address: 0xN100) is set to<br>b01. Recovered Clock is chosen as the transmit clock if<br>CSS[1:0] is set to b00 or b11; Internal Clock is chosen as the<br>transmit clock if CSS[1:0] is set to b10.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 3 - 2            | Reserved                                  | -           | -       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |



## TABLE 10: SYNCHRONIZATION MUX REGISTER (SMR)

HEX ADDRESS: 0xN109

**XRT86VX38** 

| Віт | FUNCTION                      | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----|-------------------------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | CRC-6 Bits Source<br>Select   | R/W  | 0       | <ul> <li>CRC-6 Bits Source Select</li> <li>This bit permits the user to specify the source of the CRC-6 bits, within the outbound T1 data-stream, as depicted below.</li> <li>0 - Configures the Transmit T1 Framer block to internally compute and insert the CRC-6 bits within the outbound T1 data-stream.</li> <li>1 - Configures the Transmit T1 Framer block to externally accept data from the TxSer_n input pin, and to insert this data into the CRC-6 bits within the outbound T1 data-stream.</li> <li>This bit is ignored if CRC Multiframe Alignment is disabled</li> </ul>   |
| 0   | Framing Bits Source<br>Select | R/W  | 0       | Framing Bits Source Select<br>This bit is used to specify the source for the Framing bits that will be<br>inserted into the outbound T1 frames. The Framing bits can be gen-<br>erated internally or inserted from the transmit serial input pin.<br>(TxSER_n input pin)<br>0 = Configures the Transmit T1 Framer block to internally generate<br>and insert the Framing bits into the outbound T1 data stream.<br>1 = Configures the Transmit T1 Framer block to externally accept<br>framing bits from the TxSer_n input pin, and to insert this data to the<br>outbound T1 data-stream. |

#### 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION



## TABLE 11: TRANSMIT SIGNALING AND DATA LINK SELECT REGISTER (TSDLSR)

HEX ADDRESS:0xN10A

| Віт | FUNCTION    | Түре | DEFAULT |                                                            | DESCRIPTION-OPERATION                                                                                                                                                                                                                                        |
|-----|-------------|------|---------|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved    | -    | -       | Reserved                                                   |                                                                                                                                                                                                                                                              |
| 6   | Reserved    | -    | -       | Reserved                                                   |                                                                                                                                                                                                                                                              |
| 5-4 | TxDLBW[1:0] | R/W  | 00      | These two bits a<br>sage transmission<br>4kHz rate or at a | Link Bandwidth[1:0]<br>are used to select the bandwidth for data link mes-<br>on. Data Link messages can be transmitted at a<br>2 kHz rate on odd or even framing bits depending on<br>n of these three bits. The table below specifies the<br>nfigurations. |
|     |             |      |         | TxDLBW[1:0]                                                | TRANSMIT DATA LINK BANDWIDTH SELECTED                                                                                                                                                                                                                        |
|     |             |      |         | 00                                                         | Data link bits are inserted in every frame. Facility Data Link Bits (FDL) is a 4kHz data link channel.                                                                                                                                                       |
|     |             |      |         | 01                                                         | Data link bits are inserted in every other frame.<br>Facility Data Link Bits (FDL) is a 2kHz data link<br>channel carried by odd framing bits (Frames<br>1,5,9)                                                                                              |
|     |             |      |         | 10                                                         | Data link bits are inserted in every other frame.<br>Facility Data Link Bits (FDL) is a 2kHz data link<br>channel carried by even framing bits (Frames<br>3,7,11)                                                                                            |
|     |             |      |         | 11                                                         | Reserved                                                                                                                                                                                                                                                     |
|     |             |      |         | and N fr                                                   | only applies to T1 ESF framing format. For SLC96<br>raming formats, FDL is a 4kHz data link channel. For<br>FDL is a 8kHz data link channel.                                                                                                                 |
| 3-2 | TxDE[1:0]   | R/W  | 00      | Transmit D/E Ti                                            | imeSlot Source Select[1:0]:                                                                                                                                                                                                                                  |
|     |             |      |         |                                                            | specify the source for transmit D/E time slots. The ws the different sources from which D/E time slots                                                                                                                                                       |
|     |             |      |         | TxDE[1:0]                                                  | Source for Transmit D/E Timeslots                                                                                                                                                                                                                            |
|     |             |      |         |                                                            | TxSER_n input pin - The D/E time slots are<br>inserted from the transmit serial data input pin<br>(TxSER_n) pin.                                                                                                                                             |
|     |             |      |         |                                                            | Transmit LAPD Controller - The D/E time slots are inserted from LAPD Controller.                                                                                                                                                                             |
|     |             |      |         | 10                                                         | Reserved                                                                                                                                                                                                                                                     |
|     |             |      |         |                                                            | TxFRTD_n - The D/E time slots are inserted from the transmit fractional input pin.                                                                                                                                                                           |



8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

#### TABLE 11: TRANSMIT SIGNALING AND DATA LINK SELECT REGISTER (TSDLSR)

HEX ADDRESS:0xN10A

| Віт | FUNCTION  | Түре | DEFAULT                                                                                                          |                                   | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                       |
|-----|-----------|------|------------------------------------------------------------------------------------------------------------------|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1-0 | TxDL[1:0] | R/W  | V 00                                                                                                             | These two bits<br>inserted in the | Link Source Select [1:0]<br>specify the source for data link bits that will be<br>outbound T1 frames. The table below shows the three<br>es from which data link bits can be inserted.                                                                                                      |
|     |           |      |                                                                                                                  | TxDL[1:0]                         | SOURCE FOR DATA LINK BITS                                                                                                                                                                                                                                                                   |
|     |           |      |                                                                                                                  | 00                                | <ul> <li>Transmit LAPD Controller #1 / SLC96 Buffer - The Data Link bits are inserted from the Transmit LAPD Controller #1 or SLC96 Buffer.</li> <li>Note: LAPD Controller #1 is the only LAPD controller that can be used to transport LAPD messages through the data link bits</li> </ul> |
|     |           | 01   | TxSER_n input pin - The Data Link bits are<br>inserted from the transmit serial data input pin<br>(TxSER_n) pin. |                                   |                                                                                                                                                                                                                                                                                             |
|     |           |      |                                                                                                                  | 10                                | TxOH_n input pin - The Data Link bits are inserted from the transmit overhead input pin. (TxOH_n)                                                                                                                                                                                           |
|     |           |      |                                                                                                                  | 11                                | Data Link bits are forced to 1.                                                                                                                                                                                                                                                             |

#### TABLE 12: FRAMING CONTROL REGISTER (FCR)

#### HEX ADDRESS: 0XN10B

| Віт | FUNCTION                     | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----|------------------------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reframe                      | R/W  | 0       | <b>Force Reframe</b><br>A '0' to '1' transition will force the Receive T1 Framer to restart the syn-<br>chronization process. This bit field is automatically cleared (set to 0)<br>after frame synchronization is reached.                                                                                                                                                                                                                                                                                                                                                                |
| 6   | Framing with CRC<br>Checking | R/W  | 1       | <ul> <li>Framing with CRC Checking in ESF</li> <li>This bit permits the user to include CRC verification as a part of the "T1/ESF Framing Alignment" process. If the user enables this feature, then the Receive T1 Framer block will also check and verify that the incoming T1 data-stream contains correct CRC data, prior to declaring the "In-Frame" condition.</li> <li>0 - CRC Verification is NOT included in the "Framing Alignment" process.</li> <li>1 - Receive T1 Framer block will also check for correct CRC values prior to declaring the "In-Frame" condition.</li> </ul> |
| 5-3 | LOF Tolerance[2:0]           | R/W  |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 2-0 | LOF_Range[2:0]               | R/W  | 011     | <ul> <li>LOF Defect Declaration Range[2:0]:</li> <li>These bits along with the "LOF_Tolerance[2:0] bits are used to define the "LOF Defect Declaration" criteria. The Receive T1 Framer block will declare the LOF Defect condition anytime it has received "LOF_Tolerance[2:0] out of "LOF_Range[2:0] framing bit errors, within the incoming T1 data-stream.</li> <li>The recommended LOF_ANG value is 5.</li> <li>Note: A "0" value for LOF_RANG is internally blocked. A LOF_RANG value must be specified.</li> </ul>                                                                  |





## TABLE 13: RECEIVE SIGNALING & DATA LINK SELECT REGISTER (RSDLSR)

HEX ADDRESS: 0xN10C

| Віт | FUNCTION            | Түре | DEFAULT |                                                             | DESCRIPTION-OPERATION                                                                                                                                                                                                                          |
|-----|---------------------|------|---------|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved            | -    | -       | Reserved                                                    |                                                                                                                                                                                                                                                |
| 6   | Reserved            | -    | -       | Reserved                                                    |                                                                                                                                                                                                                                                |
| 5-4 | 5-4 RxDLBW[1:0] R/W | R/W  | 00      | These two bits se<br>Data Link messag<br>on odd or even fra | <b>hk Bandwidth[1:0]:</b><br>elect the bandwidth for data link message reception.<br>ges can be received at a 4kHz rate or at a 2kHz rate<br>aming bits depending on the configuration of these<br>low specifies the different configurations. |
|     |                     |      |         | RxDLBW[1:0]                                                 | RECEIVE DATA LINK BANDWIDTH SELECTED                                                                                                                                                                                                           |
|     |                     |      |         | 00                                                          | Received Data link bits are extracted in every frame. Facility Data Link Bits (FDL) is a 4kHz data link channel.                                                                                                                               |
|     |                     |      |         | 01                                                          | Received Data link bits are extracted in every<br>other frame. Facility Data Link Bits (FDL) is a 2kHz<br>data link channel carried by odd framing bits<br>(Frames 1,5,9)                                                                      |
|     |                     |      |         | 10                                                          | Received Data link bits are extracted in every<br>other frame. Facility Data Link Bits (FDL) is a 2kHz<br>data link channel carried by even framing bits<br>(Frames 3,7,11)                                                                    |
|     |                     |      |         | 11                                                          | Reserved                                                                                                                                                                                                                                       |
|     |                     |      |         | N framing                                                   | nly applies to T1 ESF framing format. For SLC96 and<br>g formats, FDL is a 4kHz data link channel. For T1DM,<br>8kHz data link channel.                                                                                                        |
| 3-2 | RxDE[1:0]           | R/W  | 00      | These bits permit                                           | e-Slot Destination Select[1:0]:<br>the user to specify the "destination" circuitry that will<br>ess the D/E-Time-slot within the incoming T1 data-                                                                                             |
|     |                     |      |         | RxDE[1:0]                                                   | DESTINATION CIRCUITRY FOR<br>RECEIVE D/E TIME-SLOT                                                                                                                                                                                             |
|     |                     |      |         | 00                                                          | <b>RxSER_n output pin</b> - The D/E time slots are output to the receive serial data output pin (RxSER_n) pin.                                                                                                                                 |
|     |                     |      |         | 01                                                          | <b>Receive LAPD Controller Block</b> - The D/E time slots are output to Receive LAPD Controller Block.                                                                                                                                         |
|     |                     |      |         | 10                                                          | Reserved                                                                                                                                                                                                                                       |
|     |                     |      |         | 11                                                          | <b>RxFRTD_n output pin-</b> The D/E time slots are output to the receive fractional output pin.                                                                                                                                                |
|     |                     |      |         |                                                             |                                                                                                                                                                                                                                                |

## 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

#### TABLE 13: RECEIVE SIGNALING & DATA LINK SELECT REGISTER (RSDLSR)

HEX ADDRESS: 0XN10C

| Віт | FUNCTION  | Түре | DEFAULT |                    | DESCRIPTION-OPERATION                                                                                                                                     |                                                                           |
|-----|-----------|------|---------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|
| 1-0 | RxDL[1:0] | R/W  | 00      | These bits specify | <b>nk Destination Select[1:0]:</b><br>y the destination circuitry, that is used to process the<br><i>v</i> ithin the incoming T1 data-stream.             |                                                                           |
|     |           |      |         | RxDL[1:0]          | DESTINATION CIRCUITRY FOR RECEIVE DATA-LINK                                                                                                               |                                                                           |
|     |           |      |         | 00                 | Receive LAPD Controller Block # 1 and<br>RxSER_n - The Data Link bits are routed to the<br>Receive LAPD Controller block #1 and the<br>RxSER_n output pin |                                                                           |
|     |           |      |         |                    | <b>NOTE:</b> LAPD Controller #1 is the only LAPD controller that can be used to extract LAPD messages through the data link bits                          |                                                                           |
|     |           |      |         |                    | 01                                                                                                                                                        | <b>RxSER_n</b> - The Data Link bits are routed to the RxSER_n output pin. |
|     |           |      |         | 10                 | <b>RxOH_n and RxSER_n</b> - The Data Link bits are routed to the RxOH_n and RxSER_n output pins.                                                          |                                                                           |
|     |           |      |         | 11                 | Data Link bits are forced to 1.                                                                                                                           |                                                                           |
|     |           |      |         |                    |                                                                                                                                                           |                                                                           |





#### TABLE 14: RECEIVE SIGNALING CHANGE REGISTER 0 (RSCR 0)

HEX ADDRESS: 0xN10D

**XRT86VX38** 

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                  |
|-----|----------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Ch. 0    | RUR  | 0       | These bits indicate whether the Channel Associated signaling data, associated with Time-Slots 0 through 7 within the incoming T1 data- |
| 6   | Ch. 1    | RUR  | 0       | stream, has changed since the last read of this register, as depicted                                                                  |
| 5   | Ch.2     | RUR  | 0       | below.<br>0 - CAS data (for Time-slots 0 through 7) has NOT changed since the                                                          |
| 4   | Ch.3     | RUR  | 0       | last read of this register.                                                                                                            |
| 3   | Ch.4     | RUR  | 0       | 1 - CAS data (for Time-slots 0 through 7) HAS changed since the last read of this register.                                            |
| 2   | Ch.5     | RUR  | 0       | <b>Notes:</b> This register is only active if the incoming T1 data-stream is using Channel Associated Signaling.                       |
| 1   | Ch.6     | RUR  | 0       |                                                                                                                                        |
| 0   | Ch.7     | RUR  | 0       |                                                                                                                                        |

#### TABLE 15: RECEIVE SIGNALING CHANGE REGISTER 1(RSCR 1) 0xN10E

HEX ADDRESS:

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                   |
|-----|----------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Ch.8     | RUR  | 0       | These bits indicate whether the Channel Associated signaling data, associated with Time-Slots 8 through 15 within the incoming T1 data- |
| 6   | Ch.9     | RUR  | 0       | stream, has changed since the last read of this register, as depicted                                                                   |
| 5   | Ch.10    | RUR  | 0       | below.<br>0 - CAS data (for Time-slots 8 through 15) has NOT changed since the                                                          |
| 4   | Ch.11    | RUR  | 0       | last read of this register.                                                                                                             |
| 3   | Ch.12    | RUR  | 0       | 1 - CAS data (for Time-slots 8 through 15) HAS changed since the last read of this register.                                            |
| 2   | Ch.13    | RUR  | 0       | This register is only active if the incoming T1 data-stream is using<br>Channel Associated Signaling.                                   |
| 1   | Ch.14    | RUR  | 0       | Channel Associated Signaling.                                                                                                           |
| 0   | Ch.15    | RUR  | 0       |                                                                                                                                         |

#### TABLE 16: RECEIVE SIGNALING CHANGE REGISTER 2 (RSCR 2) 0

HEX ADDRESS:

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-----|----------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Ch.16    | RUR  | 0       | These bits indicate whether the Channel Associated signaling data, associ-                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 6   | Ch.17    | RUR  | 0       | <ul> <li>ated with Time-Slots 16 through 23 within the incoming T1 data-stream, has changed since the last read of this register, as depicted below.</li> <li>0 - CAS data (for Time-slots 16 through 23) has NOT changed since the last read of this register.</li> <li>1 - CAS data (for Time-slots 16 through 23) HAS changed since the last read of this register.</li> <li>Note: This register is only active if the incoming T1 data-stream is using Channel Associated Signaling.</li> </ul> |
| 5   | Ch.18    | RUR  | 0       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 4   | Ch.19    | RUR  | 0       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 3   | Ch.20    | RUR  | 0       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2   | Ch.21    | RUR  | 0       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 1   | Ch.22    | RUR  | 0       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 0   | Ch.23    | RUR  | 0       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |



TABLE 17: RECEIVE IN FRAME REGISTER (RIFR)

#### HEX ADDRESS: 0xN112

| Віт | FUNCTION      | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----|---------------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | In Frame      | RO   | 0       | In Frame State<br>This READ-ONLY bit indicates whether the Receive T1 Framer block is<br>currently declaring the "In-Frame" condition with the incoming T1 data-<br>stream.<br>0 - Indicates that the Receive T1 Framer block is currently declaring the<br>LOF (Loss of Frame) Defect condition.<br>1 - Indicates that the Receive T1 Framer block is currently declaring itself<br>to be in the "In-Frame" condition.                                                               |
| 6   | Reserved      | -    | -       | Reserved (For E1 Mode Only)                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 5   | AIS_Ingress   | R/W  | 0       | AIS Ingress Generation<br>This bit is used to send an AIS signal (unframed all ones) on the receiver<br>output RxSER.<br>0 - Disabled<br>1 - Rx AIS Ingress Generation Enabled                                                                                                                                                                                                                                                                                                        |
| 4   | FRAlarmMask   | R/W  | 0       | Framer Alarm Mask<br>This bit can be used to mask the alarms associated with the Framing<br>Mode that is selected. Regardless of the framing mode, this bit will mask<br>to following alarms: LOF, IF, COFA, COMFA, FE, SE, and FMD. By<br>default, the alarms are NOT masked.<br>0 - Disabled<br>1 - Framing Alarms Masked                                                                                                                                                           |
| 3   | DS0Yel        | R/W  | 0       | <ul> <li>DS-0 Yellow Alarm Generation (T1 Mode Only)</li> <li>This bit is used to send a DS-0 Yellow alarm to TTip/TRing Egress direction regardless of what framing format is used if bit 2 in this register is set to "0". If bit 2 is set to "1", then the Yellow Alarm is sent to RxSER on the Ingress side. DS-0 Yellow Alarm is defined as bit 2 = 0 (second MSB) in all DS-0 data channels.</li> <li>0 - Disabled</li> <li>1 - DS-0 Yellow Alarm Generation Enabled</li> </ul> |
| 2   | DS0Yel_Switch | R/W  | 0       | <ul> <li>DS-0 Yellow Alarm Switch Bit (T1 Mode Only)</li> <li>This bit is used to set the direction of the DS-0 Yellow Alarm as described in bit 3 of this register.</li> <li>0 - DS-0 Yellow Egress (TTip/TRing) Generation</li> <li>1 - DS-0 Yellow Ingress (RxSER) Generation</li> </ul>                                                                                                                                                                                           |
| 1-0 | Reserved      | -    | -       | Reserved (For E1 Mode Only)                                                                                                                                                                                                                                                                                                                                                                                                                                                           |



### TABLE 18: DATA LINK CONTROL REGISTER (DLCR1)

HEX ADDRESS: 0xN113

| Віт | FUNCTION                   | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|----------------------------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | SLC-96 Data Link<br>Enable | R/W  | 0       | <ul> <li>SLC®96 DataLink Enable</li> <li>This bit permits the user to configure the channel to support the transmission and reception of the "SLC-96 type" of data-link message.</li> <li>0 - Channel does not support the transmission and reception of "SLC-96" type of data-link messages. Regular SF framing bits will be transmitted.</li> <li>1 - Channel supports the transmission and reception of the "SLC-96" type of data-link messages.</li> <li>This bit is only active if the channel has been configured to operate in either the SLC-96 or the ESF Framing formats.</li> </ul>                                                                                                                                                                                                                                                |
| 6   | MOS ABORT Disable          | R/W  | 0       | <ul> <li>MOS ABORT Disable:</li> <li>This bit permits the user to either enable or disable the "Automatic MOS ABORT" feature within Transmit HDLC Controller # 1. If the user enables this feature, then Transmit HDLC Controller block # 1 will automatically transmit the ABORT Sequence (e.g., a zero followed by a string of 7 consecutive "1s") whenever it abruptly transitions from transmitting a MOS type of message, to transmitting a BOS type of message.</li> <li>If the user disables this feature, then the Transmit HDLC Controller Block # 1 will NOT transmit the ABORT sequence, whenever it abruptly transitions from transmitting a MOS-type of message to transmitting a BOS-type of message.</li> <li>0 - Enables the "Automatic MOS Abort" feature</li> <li>1 - Disables the "Automatic MOS Abort" feature</li> </ul> |
| 5   | Rx_FCS_DIS                 | R/W  | 0       | Receive Frame Check Sequence (FCS) Verification Enable/Dis-<br>able<br>This bit permits the user to configure the Receive HDLC Controller<br>Block # 1 to compute and verify the FCS value within each incoming<br>LAPD message frame.<br>0 - Enables FCS Verification<br>1 - Disables FCS Verification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 4   | AutoRx                     | R/W  | 0       | Auto Receive LAPD Message<br>This bit configures the Receive HDLC Controller Block #1 to discard<br>any incoming BOS or LAPD Message frame that exactly match<br>which is currently stored in the Receive HDLC1 buffer.<br>0 = Disables this "AUTO DISCARD" feature<br>1 = Enables this "AUTO DISCARD" feature.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 3   | Tx_ABORT                   | R/W  | 0       | <ul> <li>Transmit ABORT</li> <li>This bit configures the Transmit HDLC Controller Block #1 to transmit an ABORT sequence (string of 7 or more consecutive 1's) to the Remote terminal.</li> <li>0 - Configures the Transmit HDLC Controller Block # 1 to function normally (e.g., not transmit the ABORT sequence).</li> <li>1 - Configures the Transmit HDLC Controller block # 1 to transmit the ABORT Sequence.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                 |

# 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION



# TABLE 18: DATA LINK CONTROL REGISTER (DLCR1)

| Віт | FUNCTION  | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|-----------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2   | Tx_IDLE   | R/W  | 0       | <ul> <li>Transmit Idle (Flag Sequence Byte)</li> <li>This bit configures the Transmit HDLC Controller Block #1 to unconditionally transmit a repeating string of Flag Sequence octets (0X7E) in the data link channel to the Remote terminal. In normal conditions, the Transmit HDLC Controller block will repeatedly transmit the Flag Sequence octet whenever there is no MOS message to transmit to the remote terminal equipment. However, if the user invokes this "Transmit Idle Sequence" feature, then the Transmit HDLC Controller block will UNCONDITIONALLY transmit a repeating stream of the Flag Sequence octet (thereby overwriting all outbound MOS data-link messages).</li> <li>0 - Configures the Transmit HDLC Controller Block # 1 to transmit data-link information in a "normal" manner.</li> <li>1 - Configures the Transmit HDLC Controller block # 1 to transmit a repeating string of Flag Sequence Octets (0x7E).</li> <li>Note: This bit is ignored if the Transmit HDLC1 controller is operating in the BOS Mode - bit 0 (MOS/BOS) within this register is set to 0.</li> </ul> |
| 1   | Tx_FCS_EN | R/W  | 0       | <ul> <li>Transmit LAPD Message with Frame Check Sequence (FCS)</li> <li>This bit permits the user to configure the Transmit HDLC Controller block # 1 to compute and append FCS octets to the "back-end" of each outbound MOS data-link message.</li> <li>0 - Configures the Transmit HDLC Controller block # 1 to NOT compute and append the FCS octets to the back-end of each outbound MOS data-link message.</li> <li>1 - Configures the Transmit HDLC Controller block # 1 TO COM-PUTE and append the FCS octets to the back-end of each outbound MOS data-link message.</li> <li>Note: This bit is ignored if the transmit HDLC1 controller has been configured to operate in the BOS mode - bit 0 (MOS/BOS) within this register is set to 0.</li> </ul>                                                                                                                                                                                                                                                                                                                                                |
| 0   | MOS/BOS   | R/W  | 0       | <ul> <li>Message Oriented Signaling/Bit Oriented Signaling Send</li> <li>This bit permits the user to enable LAPD transmission through</li> <li>HDLC Controller Block # 1 using either BOS (Bit-Oriented Signaling) or MOS (Message-Oriented Signaling) frames.</li> <li>0 - Transmit HDLC Controller block # 1 BOS message Send.</li> <li>1 - Transmit HDLC Controller block # 1 MOS message Send.</li> <li>Note: This is not an Enable bit. This bit must be set to "0" each time a BOS is to be sent.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |



### TABLE 19: TRANSMIT DATA LINK BYTE COUNT REGISTER (TDLBCR1)

HEX ADDRESS: 0xN114

| Віт | FUNCTION                    | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----|-----------------------------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | TxHDLC1 BUFAvail/<br>BUFSel | R/W  | 0       | <ul> <li>Transmit HDLC1 Buffer Available/Buffer Select</li> <li>This bit has different functions, depending upon whether the user is writing to or reading from this register, as depicted below.</li> <li>If the user is writing data into this register bit:</li> <li>0 - Configures the Transmit HDLC1 Controller to read out and transmit the data, residing within "Transmit HDLC1 Buffer # 0", via the Data Link channel to the remote terminal equipment.</li> <li>1 - Configures the Transmit HDLC1 Controller to read out and transmit the data, residing within the "Transmit HDLC1 Buffer #1", via the Data Link channel to the remote terminal equipment.</li> <li>1 - Configures the Transmit HDLC1 Controller to read out and transmit the data, residing within the "Transmit HDLC1 Buffer #1", via the Data Link channel to the remote terminal equipment.</li> <li>If the user is reading data from this register bit:</li> <li>0 - Indicates that "Transmit HDLC1 Buffer # 0" is the next available buffer. In this case, if the user wishes to write in the contents of a new "outbound" Data Link Message into the Transmit HDLC1 Message Buffer, he/she should proceed to write this message into "Transmit HDLC1 Buffer # 0" - Address location: 0xN600.</li> <li>1 - Indicates that "Transmit HDLC1 Buffer # 1" is the next available buffer. In this case, if the user wishes to write in the contents of a new "outbound" Data Link Message into the Transmit HDLC1 Message Buffer, he/she should proceed to write this message into "Transmit HDLC1 Buffer # 1" - Address location: 0xN700.</li> <li>NOTE: If one of these Transmit HDLC1 buffers contain a message which has yet to be completely read-in and processed for transmission by the Transmit HDLC1 controller, then this bit will automatically reflect the value corresponding to the next available buffer when it is read. Changing this bit to the inuse buffer is not permitted.</li> </ul> |
| 6-0 | TDLBC[6:0]                  | R/W  | 0000000 | Transmit HDLC1 Message - Byte CountThe exact function of these bits depends on whether the TransmitHDLC 1 Controller is configured to transmit MOS or BOS messagesto the Remote Terminal Equipment.In BOS MODE:These bit fields contain the number of repetitions the BOS messagemust be transmitted before the Transmit HDLC1 controller gener-ates the Transmit End of Transfer (TxEOT) interrupt and halts transmission. If these fields are set to 00000000, then the BOS messagewill be transmitted for an indefinite number of times.In MOS MODE:These bit fields contain the length, in number of octets, of the message to be transmitted. The length of MOS message specified inthese bits include header bytes such as the SAPI, TEI, Control field, however, it does not include the FCS bytes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

# 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

### TABLE 20: RECEIVE DATA LINK BYTE COUNT REGISTER (RDLBCR1)

| Віт | FUNCTION   | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----|------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RBUFPTR    | R/W  | 0       | <ul> <li>Receive HDLC1 Buffer-Pointer</li> <li>This bit Identifies which Receive HDLC1 buffer contains the most recently received HDLC1 message.</li> <li>0 - Indicates that Receive HDLC1 Buffer # 0 contains the contents of the most recently received HDLC message.</li> <li>1 - Indicates that Receive HDLC1 Buffer # 1 contains the contents of the most recently received HDLC1 Buffer # 1 contains the contents of the most recently received HDLC1 Buffer # 1 contains the contents of the most recently received HDLC1 Buffer # 1 contains the contents of the most recently received HDLC1 Buffer # 1 contains the contents of the most recently received HDLC1 Buffer # 1 contains the contents of the most recently received HDLC message.</li> </ul> |
| 6-0 | RDLBC[6:0] | R/W  | 0000000 | Receive HDLC Message - byte count<br>The exact function of these bits depends on whether the Receive<br>HDLC Controller Block #1 is configured to receive MOS or BOS<br>messages.<br>In BOS Mode:<br>These seven bits contain the number of repetitions the BOS mes-<br>sage must be received before the Receive HDLC1 controller gener-<br>ates the Receive End of Transfer (RxEOT) interrupt. If these bits are<br>set to "0000000", the message will be received indefinitely and no<br>Receive End of Transfer (RxEOT) interrupt will be generated.<br>In MOS Mode:<br>These seven bits contain the size in bytes of the HDLC1 message                                                                                                                         |
|     |            |      |         | that has been received and written into the Receive HDLC buffer.<br>The length of MOS message shown in these bits include header<br>bytes such as the SAPI, TEI, Control field, AND the FCS bytes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |





### TABLE 21: SLIP BUFFER CONTROL REGISTER (SBCR)

HEX ADDRESS: 0xN116

| Віт | FUNCTION    | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----|-------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | TxSB_ISFIFO | R/W  | 0       | <ul> <li>Transmit Slip Buffer Mode</li> <li>This bit permits the user to configure the Transmit Slip Buffer to function as either "Slip-Buffer" Mode, or as a "FIFO", as depicted below.</li> <li>0 - Configures the Transmit Slip Buffer to function as a "Slip-Buffer".</li> <li>1 - Configures the Transmit Slip Buffer to function as a "FIFO".</li> <li>Note: Transmit slip buffer is only used in high-speed or multiplexed mode where TxSERCLKn must be configured as inputs only. Users must make sure that the "Transmit Direction" timing (i.e. TxMSYNC) and the TxSerClk input clock signal are synchronous to prevent any transmit slips from occuring.</li> <li>Note: The data latency is dictated by FIFO Latency in the FIFO Latency Register (register 0xN117).</li> </ul> |
| 6-5 | Reserved    | -    | -       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 4   | SB_FORCESF  | R/W  | 0       | Force Signaling Freeze<br>This bit permits the user to freeze any signaling update on the RxSIGn output<br>pin as well as the Receive Signaling Array Register -RSAR (0xN500-<br>0xN51F) until this bit is cleared.<br>0 = Signaling on RxSIG and RSAR is updated immediately.<br>1 = Signaling on RxSIG and RSAR is not updated until this bit is set to '0'.                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 3   | SB_SFENB    | R/W  | 0       | <ul> <li>Signal Freeze Enable Upon Buffer Slips</li> <li>This bit enables signaling freeze for one multiframe after the receive buffer slips.</li> <li>If signaling freeze is enabled, then the "Receive Channel" will freeze all signaling updates on RxSIG pin and RSAR (0xN500-0xN51F) for at least "one-multiframe" period, after a "slip-event" has been detected within the "Receive Slip Buffer".</li> <li>0 = Disables signaling freeze for one multi-frame after receive buffer slips.</li> <li>1 = Enables signaling freeze for one multi-frame after receive buffer slips.</li> </ul>                                                                                                                                                                                           |
| 2   | SB_SDIR     | R/W  | 1       | <ul> <li>Slip Buffer (RxSync) Direction Select</li> <li>This bit permits user to select the direction of the receive frame boundary (RxSYNC) signal if the receive buffer is enabled. (i.e. SB_ENB[1:0] = 01 or 10). If slip buffer is bypassed, RxSYNC is always an output pin.</li> <li>0 = Selects the RxSync signal as an output</li> <li>1 = Selects the RxSync signal as an input</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                         |

TABLE 21: SLIP BUFFER CONTROL REGISTER (SBCR)

HEX ADDRESS: 0xN116

| Віт    | FUNCTION               | Түре       | DEFAULT |                                                                                                                                                                                                                                                                                                                                                                           | DESCRIP                            | TION-OPERATIO                   | N                                                         |        |                                                                                                                                             |    |                                                                                                                  |
|--------|------------------------|------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|---------------------------------|-----------------------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------|----|------------------------------------------------------------------------------------------------------------------|
| 1<br>0 | SB_ENB(1)<br>SB_ENB(0) | R/w<br>R/W | 0       | Receive Slip Buffer Mode Select<br>These bits select modes of operation for the receive slip buffer. These two<br>bits also select the direction of RxSERCLK and RxSYNC in base clock rate<br>(2.048MHz). The following table shows the corresponding slip buffer modes<br>as well as the direction of the RxSYNC/RxSERCLK according to the setting<br>of these two bits. |                                    |                                 |                                                           |        |                                                                                                                                             |    |                                                                                                                  |
|        |                        |            |         | SB_ENB<br>[1:0]                                                                                                                                                                                                                                                                                                                                                           | RECEIVE SLIP BUFFER<br>MODE SELECT | DIRECTION OF<br>RXSERCLK        | DIRECTION OF<br>RXSYNC                                    |        |                                                                                                                                             |    |                                                                                                                  |
|        |                        |            |         |                                                                                                                                                                                                                                                                                                                                                                           | 00/11                              | Receive Slip Buffer is bypassed | Output                                                    | Output |                                                                                                                                             |    |                                                                                                                  |
|        |                        |            |         |                                                                                                                                                                                                                                                                                                                                                                           |                                    | 01                              | Slip Buffer Mode                                          | Input  | Depends on the<br>setting of SB_SDIR<br>(bit 2 of this register)<br>If SB_SDIR = 0:<br>RxSYNC = Output<br>If SB_SDIR = 1:<br>RxSYNC = Input |    |                                                                                                                  |
|        |                        |            |         |                                                                                                                                                                                                                                                                                                                                                                           |                                    |                                 |                                                           |        |                                                                                                                                             | 10 | FIFO Mode.<br>FIFO data latency<br>can be programmed<br>by the 'FIFO Latency<br>Register' (Address =<br>0xN117). |
|        |                        |            |         | the                                                                                                                                                                                                                                                                                                                                                                       |                                    | al for this partic              | input pin is synchronized t<br>ular channel to prevent an |        |                                                                                                                                             |    |                                                                                                                  |

### TABLE 22: FIFO LATENCY REGISTER (FFOLR)

### HEX ADDRESS: 0xN117

| Віт | FUNCTION                            | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                         |
|-----|-------------------------------------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-5 | Reserved                            | -    | -       | Reserved                                                                                                                                                                                                                                      |
| 4-0 | Rx Slip Buffer FIFO<br>Latency[4:0] | R/W  | 00100   | <b>Receive Slip Buffer FIFO Latency[4:0]:</b><br>These bits permit the user to specify the "Receive Data" Latency (in terms of RxSerClk_n clock periods), whenever the Receive Slip Buffer has been configured to operate in the "FIFO" Mode. |
|     |                                     |      |         | <b>Note:</b> These bits are only active if the Receive Slip Buffer has been configured to operate in the FIFO Mode.                                                                                                                           |



EXA



### TABLE 23: DMA 0 (WRITE) CONFIGURATION REGISTER (D0WCR)

HEX ADDRESS: 0xN118

| Віт   | FUNCTION     | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------|--------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | DMA0 RST     | R/W  | 0       | <ul> <li>DMA_0 Reset</li> <li>This bit resets the transmit DMA (Write) channel 0.</li> <li>0 = Normal operation.</li> <li>1 = A zero to one transition resets the transmit DMA (Write) channel 0.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 6     | DMA0 ENB     | R/W  | 0       | DMA_0 Enable<br>This bit enables the transmit DMA_0 (Write) interface. After a transmit<br>DMA is enabled, DMA transfers are only requested when the transmit<br>buffer status bits indicate that there is space for a complete message<br>or cell.<br>The DMA write channel is used by the external DMA controller to<br>transfer data from the external memory to the HDLC buffers within the<br>T1 Framer. The DMA Write cycle starts by T1 Framer asserting the<br>DMA Request (REQ0) 'low', then the external DMA controller should<br>drive the DMA Acknowledge (ACK0) 'low' to indicate that it is ready to<br>start the transfer. The external DMA controller should place new data<br>on the Microprocessor data bus each time the Write Signal is Strobed<br>low if the WR is configured as a Write Strobe. If WR is configured as a<br>direction signal, then the external DMA controller would place new<br>data on the Microprocessor data bus each time the Read Signal (RD)<br>is Strobed low.<br>0 = Disables the transmit DMA_0 (Write) interface<br>1 = Enables the transmit DMA_0 (Write) interface |
| 5     | WR TYPE      | R/W  | 0       | Write Type Select<br>This bit selects the function of the $\overline{WR}$ signal.<br>$0 = \overline{WR}$ functions as a direction signal (indicates whether the current<br>bus cycle is a read or write operation) and $\overline{RD}$ functions as a data<br>strobe signal.<br>$1 = \overline{WR}$ functions as a write strobe signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 4 - 3 | Reserved     | -    | -       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 2     | DMA0_CHAN(2) | R/W  | 0       | Channel Select                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 1     | DMA0_CHAN(1) | R/W  | 0       | These three bits select which T1 channel within the XRT86VX38 uses the Transmit DMA_0 (Write) interface.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 0     | DMA0_CHAN(0) | R/W  | 0       | 000 = Channel 0<br>001 = Reserved<br>001 = Channel 2<br>011 = Reserved<br>1xx = Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

# TABLE 24: DMA 1 (READ) CONFIGURATION REGISTER (D1RCR)

| Віт   | FUNCTION     | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------|--------------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6   | Reserved     | -    | -       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 7     | DMA1 RST     | R/W  | 0       | <ul> <li>DMA_1 Reset</li> <li>This bit resets the Receive DMA (Read) Channel 1</li> <li>0 = Normal operation.</li> <li>1 = A zero to one transition resets the Receive DMA (Read) channel 1.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 6     | DMA1 ENB     | R/W  | 0       | <ul> <li>DMA1_ENB</li> <li>This bit enables the Receive DMA_1 (Read) interface. After a receive DMA is enabled, DMA transfers are only requested when the receive cell buffer contains a complete message or cell.</li> <li>The DMA read channel is used by the T1 Framer to transfer data from the HDLC buffers within the T1 Framer to external memory. The DMA Read cycle starts by T1 Framer asserting the DMA Request (REQ1) 'low', then the external DMA controller should drive the DMA Acknowledge (ACK1) 'low' to indicate that it is ready to receive the data. The T1 Framer should place new data on the Microprocessor data bus each time the Read Signal is Strobed low if the RD is configured as a Read Strobe. If RD is configured as a direction signal, then the T1 Framer would place new data on the Microprocessor data bus each time the Write Signal (WR) is Strobed low.</li> <li>0 = Disables the DMA_1 (Read) interface</li> </ul> |
| 5     | RD TYPE      | R/W  | 0       | <b>READ Type Select</b><br>This bit selects the function of the $\overline{RD}$ signal.<br>$0 = \overline{RD}$ functions as a Read Strobe signal<br>$1 = \overline{RD}$ acts as a direction signal (indicates whether the current bus<br>cycle is a read or write operation), and $\overline{WR}$ works as a data strobe.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 4 - 3 | Reserved     | -    | -       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 2     | DMA1_CHAN(2) | R/W  | 0       | Channel Select                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 1     | DMA1_CHAN(1) | R/W  | 0       | These three bits select which T1 channel within the chip uses the Receive DMA_1 (Read) interface.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 0     | DMA1_CHAN(0) | R/W  | 0       | 000 = Channel 0<br>001 = Reserved<br>001 = Channel 2<br>011 = Reserved<br>1xx = Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |







### TABLE 25: INTERRUPT CONTROL REGISTER (ICR)

HEX ADDRESS: 0xN11A

| Віт | FUNCTION   | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                          |
|-----|------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-3 | Reserved   | -    | -       | Reserved                                                                                                                                                                                       |
| 2   | INT_WC_RUR | R/W  | 0       | Interrupt Write-to-Clear or Reset-upon-Read Select                                                                                                                                             |
|     |            |      |         | This bit configures all Interrupt Status bits to be either Reset Upon Read or Write-to-Clear                                                                                                   |
|     |            |      |         | 0= Configures all Interrupt Status bits to be Reset-Upon-Read (RUR).                                                                                                                           |
|     |            |      |         | 1= Configures all Interrupt Status bits to be Write-to-Clear (WC).                                                                                                                             |
| 1   | ENBCLR     | R/W  | 0       | Interrupt Enable Auto Clear                                                                                                                                                                    |
|     |            |      |         | This bit configures all interrupt enable bits to clear or not clear after reading the interrupt status bit.                                                                                    |
|     |            |      |         | 0= Configures all Interrupt Enable bits to not cleared after reading the interrupt status bit. The corresponding Interrupt Enable bit will stay 'high' after reading the interrupt status bit. |
|     |            |      |         | 1= Configures all interrupt Enable bits to clear after reading the interrupt status bit. The corresponding interrupt enable bit will be set to 'low' after reading the interrupt status bit.   |
| 0   | INTRUP_ENB | R/W  | 0       | Interrupt Enable for Framer_n                                                                                                                                                                  |
|     |            |      |         | This bit enables or disables the entire T1 Framer Block for Interrupt Generation.                                                                                                              |
|     |            |      |         | 0 = Disables the T1 framer block for Interrupt Generation                                                                                                                                      |
|     |            |      |         | 1 = Enables the T1 framer block for Interrupt Generation                                                                                                                                       |



# TABLE 26: LAPD SELECT REGISTER (LAPDSR)

| Віт   | FUNCTION                       | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                  |
|-------|--------------------------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:5] | Reserved                       | -    | -       | Reserved                                                                                                                                                                                                                                                                                                                                               |
| 4     | HDLC3en                        | R/W  | 1       | HDLC Controller 3 Enable<br>This bit is used to enable or disable HDLC Controller 3. By default,<br>the HDLC controller is Enabled, this bit set to "1". If the HDLC con-<br>troller is disabled while transmitting a message, BOS will disrupt the<br>transmission and send all ones, MOS will send the flag sequence.<br>0 - Disabled<br>1 - Enabled |
| 3     | HDLC2en                        | R/W  | 1       | HDLC Controller 2 Enable<br>This bit is used to enable or disable HDLC Controller 2. By default,<br>the HDLC controller is Enabled, this bit set to "1". If the HDLC con-<br>troller is disabled while transmitting a message, BOS will disrupt the<br>transmission and send all ones, MOS will send the flag sequence.<br>0 - Disabled<br>1 - Enabled |
| 2     | HDLC1en                        | R/W  | 1       | HDLC Controller 1 Enable<br>This bit is used to enable or disable HDLC Controller 1. By default,<br>the HDLC controller is Enabled, this bit set to "1". If the HDLC con-<br>troller is disabled while transmitting a message, BOS will disrupt the<br>transmission and send all ones, MOS will send the flag sequence.<br>0 - Disabled<br>1 - Enabled |
| [1:0] | HDLC Controller<br>Select[1:0] | R/W  | 0       | HDLC Controller Select[1:0]:<br>These bits permit the user to select any of the three (3) HDLC Con-<br>trollers that he/she will use within this particular channel, as<br>depicted below.<br>00 & 11 - Selects HDLC Controller # 1<br>01 - Selects HDLC Controller # 2<br>10 - Selects HDLC Controller # 3                                            |



8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

# TABLE 27: CUSTOMER INSTALLATION ALARM GENERATION REGISTER (CIAGR)

| Віт   | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------|----------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:4] | Reserved | -    | -       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| [3:2] | CIAG     | R/W  | 00      | CI Alarm Transmit (Only in ESF)                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|       |          |      |         | These two bits are used to enable or disable AIS-CI or RAI-CI gen-<br>eration in T1 ESF mode only.                                                                                                                                                                                                                                                                                                                                                                                                |
|       |          |      |         | Alarm Indication Signal-Customer Installation (AIS-CI) and Remote<br>Alarm Indication-Customer Installation (RAI-CI) are intended for use<br>in a network to differentiate between an issue within the network or<br>the Customer Installation (CI).                                                                                                                                                                                                                                              |
|       |          |      |         | AIS-CI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|       |          |      |         | AIS-CI is an all ones signal with an embedded signature of 01111100 11111111 (right-to left) which recurs at 386 bit intervals in-<br>the DS-1 signal.                                                                                                                                                                                                                                                                                                                                            |
|       |          |      |         | RAI-CI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|       |          |      |         | Remote Alarm Indication - Customer Installation (RAI-CI) is a repeti-<br>tive pattern with a period of 1.08 seconds. It comprises 0.99 sec-<br>onds of RAI message (00000000 11111111 Right-to-left) and a 90<br>ms of RAI-CI signature (00111110 11111111 Right to left) to form a<br>RAI-CI signal. RAI-CI applies to T1 ESF framing mode only.<br>00/11 = Disables RAI-CI or AIS-CI alarms generation<br>01 = Enables unframed AIS-CI alarm generation<br>10 = Enables RAI-CI alarm generation |
| [1:0] | CIAD     | R/W  | 00      | CI Alarm Detect (Only in ESF)                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|       |          |      |         | These two bits are used to enable or disable RAI-CI or AIS-CI alarm detection in T1 ESF mode only.                                                                                                                                                                                                                                                                                                                                                                                                |
|       |          |      |         | 00/11 = Disables the RAI-CI or AIS-CI alarm detection                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|       |          |      |         | 01 = Enables the unframed AIS-CI alarm detection                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|       |          |      |         | 10 = Enables the RAI-CI alarm detection                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

# 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

### TABLE 28: PERFORMANCE REPORT CONTROL REGISTER (PRCR)

| Віт   | FUNCTION     | Түре | DEFAULT |                                                                                                                                                                                                                                                                                                                                                                                                                   | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-------|--------------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | LBO_ADJ_ENB  | R/W  | 0       | This bit is used to<br>adjustment featu<br>AIS condition, the<br>to one setting low<br>EQC[4:0] bits in 1<br>Line Build Out). T<br>poses when an A<br>1 - Enables the to<br>0 - Disables the to                                                                                                                                                                                                                   | <b>uild Out Auto Adjustment:</b><br>be enable or disable the transmit line build out auto<br>re. When the transmitter of the device is sending<br>the transmit line build out will automatically be adjust<br>wer if this feature is enabled. (Please refer to the<br>register 0xNF00 for different settings of Transmit<br>This feature is designed to for power saving pur-<br>NS signal is being transmitted.<br>ransmit line build out auto adjustment feature.<br>transmit line build out auto adjustment feature.<br><i>The is only available for T1 short haul applications.</i> |
| 6     | RLOS_OUT_ENB | R/W  | 1       | RLOS Output Enable:         This bit is used to enable or disable the Receive LOS (RLOS_n) of put pins. When this bit is set "Low", the RLOS_n pin will be tri-star for all conditions. When this bit is set "High", the RLOS_n pin will pull "High" during a LOS condition and pull "Low" when data is present on RTIP/RRING.         0 - Disables the RLOS output pin.         1 - Enables the RLOS output pin. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 5     | FAR_END      | R/W  | 0       | FAR_END<br>0 = Near-End end<br>1 = Far-End enal                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| [4:3] | NPRM         | R/W  | 00      | 01 = Single NPR<br>followed by a wri                                                                                                                                                                                                                                                                                                                                                                              | M performance report issued.<br>RM performance report issued when a write of 00 is<br>te of 01.<br>ormance report issued every second automatically                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2     | C/R_BIt      | R/W  | 0       | performance rep<br>0 - Outgoing C/R                                                                                                                                                                                                                                                                                                                                                                               | er to control the value of C/R bit within an outgoing<br>ort.<br>bit will be set to'0'<br>bit will be set to'1'                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| [1:0] | APCR         | R/W  | 00      | Automatic Performance Control/Response Report<br>These bits automatically generates a summary report of the PMC<br>status so that it can be inserted into an out going LAPD message<br>Automatic performance report can be generated every time these<br>bits transition from 'b00' to 'b01'or automatically every one secon<br>The table below describes the different APCR[1:0] bits settings.                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|       |              |      |         | APCR[1:0]                                                                                                                                                                                                                                                                                                                                                                                                         | Source for Receive D/E TIMESLOTS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|       |              |      |         | 00/11                                                                                                                                                                                                                                                                                                                                                                                                             | No performance report issued                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|       |              |      |         | 01                                                                                                                                                                                                                                                                                                                                                                                                                | Single performance report is issued when these bits transitions from 'b00' to b'01'.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|       |              |      |         | 10                                                                                                                                                                                                                                                                                                                                                                                                                | Automatically issues a performance report every one second                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |





### TABLE 29: GAPPED CLOCK CONTROL REGISTER (GCCR)

HEX ADDRESS: 0xN11E

| Віт   | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------|----------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | FrOutclk | R/W  | 0       | Framer Output Clock Reference<br>This bit is used to enable or disable high-speed T1 rate on the<br>T1OSCCLK and the E1OSCCLK output pins.<br>By default, the output clock reference on T1OSCCLK and<br>E1OSCCLK output pins are set to 1.544MHz/2.048MHz respectively.<br>By setting this bit to a "1", the output clock reference on the<br>T1OSCLK and the E1OSCCLK are changed to 49.408MHz/<br>65.536MHz respectively.<br>0 = Disables high-speed rate to be output on the T1OSCCLK and<br>E1OSCCLK output pins.<br>1 = Enables high-speed rate to be output on the T1OSCCLK and<br>E1OSCCLK output pins.                                                                         |
| [6:2] | Reserved | -    | -       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 1     | TxGCCR   | R/W  | 0       | Transmit Gapped Clock InterfaceThis bit is used to enable or disable the transmit gapped clock interface operating at 2.048Mbit/s in DS-1 mode. In this application, 63gaps (missing data) are inserted so that the overall bit rate is reduced to 1.544Mbit/s.If the transmit Gapped Clock Interface is enabled:TxMSYNC is used as the 2.048MHz Gapped Clock Input.TxSER is used as the 2.048MHz Gapped Data Input.TxSERCLK must be a 1.544MHz clock input.0 = Disables the transmit gapped clock interface.1 = Enables the transmit gapped clock interface.                                                                                                                          |
| 0     | RxGCCR   | R/W  | 0       | Receive Gapped Clock InterfaceThis bit is used to enable or disable the receive gapped clock inter-face operating at 2.048Mbit/s in DS-1 mode. In this application, 63gaps (missing data) are extracted so that the overall bit rate isreduced to 1.544Mbit/s.If the Receive Gapped Clock Interface is enabled:RxSERCLK should be configured as a Gapped clock input at2.048MHz so that a 2.048MHz Gapped Clock can be applied to theFramer block.RxSER is used as the 2.048MHz Gapped Data Output. The positionof the gaps will be determined by the gaps placed on RxSERCLK bythe user.0 = Disables the Receive Gapped Clock Interface1 = Enables the Receive Gapped Clock Interface |

### TABLE 30: TRANSMIT INTERFACE CONTROL REGISTER (TICR)

| Віт | FUNCTION                     | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|------------------------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | TxSyncFrD                    | R/W  | 0       | <ul> <li>Tx Synchronous fraction data interface</li> <li>This bit selects whether TxCHCLK or TxSERCLK will be used for fractional data input if fractional interface is enabled. If TxSERCLK is selected to clock in fractional data input, TxCHCLK will be used as an enable signal</li> <li>0 = Fractional data is clocked into the chip using TxChCLK if fractional data interface is enabled.</li> <li>1 = Fractional data is clocked into the chip using TxSerClk. TxChClk is used as fractional data enable.</li> <li>Note: The Time Slot Identifier Pins (TxChn[4:0]) still indicates the time slot number if fractional data interface is not enabled. Fractional Interface can be enabled by setting TxFr1544 to 1</li> </ul>                                                                                                                                                                                                                                                                                                                                                           |
| 6   | Reserved                     | -    | -       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 5   | TxPLCIkEnb/<br>TxSync Is Low | R/W  | 0       | Transmit payload clock enable/TxSYNC is Active Low<br>This exact function of this bit depends on whether the T1 framer is configured<br>to operate in base rate or high speed modes of operation.<br>If the T1 framer is configured to operate in base rate - TxPayload Clock:<br>This bit configures the framer to output a regular clock or a payload clock on<br>the transmit serial clock (TxSERCLK) pin when TxSERCLK is configured to be<br>an output.<br>0 = Configures the framer to output a 1.544MHz clock on the TxSERCLK pin<br>when TxSERCLK is configured as an output.<br>1 = Configures the framer to output a 1.544MHz clock on the TxSERCLK pin<br>when transmitting payload bits. There will be gaps on the TxSERCLK output<br>pin when transmitting overhead bits.<br>If the T1 framer is configured to operate in high-speed or multiplexed<br>modes - TxSYNC is Active Low:<br>This bit is used to select whether the transmit frame boundary (TxSYNC) is<br>active low or active high.<br>0 = Selects TxSync to be active "High"<br>1 = Selects TxSync to be active "Low" |

HEX ADDRESS:0xN120





### TABLE 30: TRANSMIT INTERFACE CONTROL REGISTER (TICR)

HEX ADDRESS:0xN120

| Віт | FUNCTION  | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----|-----------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4   | TxFr1544  | R/W  | 0       | Fractional/Signaling Interface Enabled<br>This bit is used to enable or disable the transmit fractional data interface, sig-<br>naling input, as well as the 32MHz transmit clock and the transmit overhead<br>Signal output.                                                                                                                                                                                                                                              |
|     |           |      |         | 0 = Configures the 5 time slot identifier pins (TxChn[4:0]) to output the channel number as usual.                                                                                                                                                                                                                                                                                                                                                                         |
|     |           |      |         | 1 = Configures the 5 time slot identifier pins (TxChn[4:0]) to function as the fol-<br>lowing:                                                                                                                                                                                                                                                                                                                                                                             |
|     |           |      |         | TxChn[0] becomes the Transmit Serial SIgnaling pin (TxSIG_n) for signaling inputs. Signaling data can now be input from the TxSIG pin if configured appropriately.                                                                                                                                                                                                                                                                                                         |
|     |           |      |         | TxChn[1] becomes the Transmit Fractional Data Input pin (TxFrTD_n) for frac-<br>tional data input. Fractional data can now be input from the TxFrTD pin if con-<br>figured appropriately.                                                                                                                                                                                                                                                                                  |
|     |           |      |         | TxChn[2] becomes the 32 MHz transmit clock output                                                                                                                                                                                                                                                                                                                                                                                                                          |
|     |           |      |         | TxChn[3] becomes the Transmit Overhead Signal which pulses high on the first bit of each multi-frame.                                                                                                                                                                                                                                                                                                                                                                      |
|     |           |      |         | <b>Note:</b> This bit has no effect in the high speed or multiplexed modes of operation. In high-speed or multiplexed modes, TxCHN[0] functions as TxSIGn for signaling input.                                                                                                                                                                                                                                                                                             |
| 3   | TxICLKINV | R/W  | 0       | Transmit Clock Inversion (Backplane Interface)                                                                                                                                                                                                                                                                                                                                                                                                                             |
|     |           |      |         | This bit selects whether data transition will happen on the rising or falling edge of the transmit clock.                                                                                                                                                                                                                                                                                                                                                                  |
|     |           |      |         | <ul><li>0 = Selects data transition to happen on the rising edge of the transmit clocks.</li><li>1 = Selects data transition to happen on the falling edge of the transmit clocks.</li></ul>                                                                                                                                                                                                                                                                               |
|     |           |      |         | <b>Note:</b> This feature is only available for base rate configuration (i.e. non-<br>highspeed, and non-multiplexed modes).                                                                                                                                                                                                                                                                                                                                               |
| 2   | TxMUXEN   | R/W  | 0       | Multiplexed Mode Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|     |           |      |         | This bit enables or disables the multiplexed mode. When multiplexed mode is<br>enable, multiplexed data of four channels at 12.352 or 16.384MHz are demul-<br>tiplexed inside the transmit framer and sent to 2 channels on the line side. The<br>backplane speed will be running at either 12.352 or 16.384MHz depending on<br>the multiplexed mode selected by TxIMODE[1:0] of this register.<br>0 = Disables the multiplexed mode.<br>1 = Enables the multiplexed mode. |

# 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

### TABLE 30: TRANSMIT INTERFACE CONTROL REGISTER (TICR)

Hex Address:0xN120

| Віт | FUNCTION     | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
|-----|--------------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1-0 | TxIMODE[1:0] | R/W  | 00      | Transmit Interface Mode selection         This bit determines the transmit interface speed. The exact function of the two bits depends on whether Multiplexed mode is enabled or disabled.         Table 31 and Table 32 shows the functions of these two bits for non-multiplexed and multiplexed modes.:         TABLE 31: TRANSMIT INTERFACE SPEED WHEN MULTIPLEXED MODE DISABLED (TXMUXEN = 0) |                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
|     |              |      |         | TxIMODE[1:0] TRANSMIT INTERFACE SPEED                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
|     |              |      |         | 00                                                                                                                                                                                                                                                                                                                                                                                                 | 1.544Mbit/s Base Rate Mode:<br>Transmit Backplane interface signals include:<br>TxSERCLK is an input or output clock at 1.544MHz<br>TxMSYNC is the superframe boundary at 3ms (ESF) or<br>1.5ms (SF)<br>TxSYNC is the single frame boundary at 125 us<br>TxSER is the base-rate data input                                                                                                                                                             |  |  |  |  |
|     |              |      |         | 01                                                                                                                                                                                                                                                                                                                                                                                                 | 2.048Mbit/s (High-Speed MVIP Mode):<br>Transmit backplane interface signals include:<br>TxSERCLK is an input clock at 1.544MHz<br>TxMSYNC is the high speed input clock at 2.048MHz to<br>input high-speed data<br>TxSYNC can be configured as a single frame or super-<br>frame boundary, depending on the setting of bit 5 of reg-<br>ister 0xN109<br>TxSER is the high-speed data input                                                             |  |  |  |  |
|     |              |      |         | 10                                                                                                                                                                                                                                                                                                                                                                                                 | <ul> <li>4.096Mbit/s High-Speed Mode:</li> <li>Transmit Backplane interface signals include:</li> <li>TxSERCLK is an input clock at 1.544MHz</li> <li>TxMSYNC will become the high speed input clock at</li> <li>4.096MHz to input high-speed data</li> <li>TxSYNC can be configured as a single frame or super-<br/>frame boundary, depending on the setting of bit 5 of reg-<br/>ister 0xN109</li> <li>TxSER is the high-speed data input</li> </ul> |  |  |  |  |
|     |              |      |         | 11                                                                                                                                                                                                                                                                                                                                                                                                 | 8.192Mbit/s High-Speed Mode:<br>Transmit Backplane interface signals include:<br>TxSERCLK is an input clock at 1.544MHz<br>TxMSYNC will become the high speed input clock at<br>8.192MHz to input high-speed data<br>TxSYNC can be configured as a single frame or super-<br>frame boundary, depending on the setting of bit 5 of reg-<br>ister 0xN109<br>TxSER is the high-speed data input                                                           |  |  |  |  |





# TABLE 30: TRANSMIT INTERFACE CONTROL REGISTER (TICR)

HEX ADDRESS:0xN120

| Віт | FUNCTION     | Түре | DEFAULT |                                                                                                                                                            | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
|-----|--------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1-0 | TxIMODE[1:0] | R/W  | 00      | (Continued)<br>TABLE 32: TRANSMIT INTERFACE SPEED WHEN MULTIPLEXED MODE IS<br>ENABLED (TXMUXEN = 1)                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|     |              |      |         | TxIMODE[1:0]                                                                                                                                               | TRANSMIT INTERFACE SPEED                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|     |              |      |         | 00                                                                                                                                                         | <b>Bit-Multiplexed Mode at 12.352MHz is Enabled:</b><br>Transmit backplane interface is taking four-channel mul-<br>tiplexed data at a rate of 12.352Mbit/s from channel 0<br>and bit-demultiplexing the serial data into 4 channels<br>and output to the line on channels 0 through 3. The<br>TxSYNC signal pulses "High" during the framing bit of<br>each DS-1 frame.                                                   |  |  |
|     |              |      |         | 01                                                                                                                                                         | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|     |              |      |         | 10                                                                                                                                                         | <b>HMVIP High-Speed Multiplexed Mode Enabled:</b><br>Transmit backplane interface is taking four-channel mul-<br>tiplexed data at a rate of 16.384Mbit/s from channel 0<br>and byte-demultiplexing the serial data into 4 channels<br>and output on channels 0 through 3. The TxSYNC signal<br>pulses "High" during the last two bits of the previous DS-<br>1 frame and the first two bits of the current DS-1 frame.     |  |  |
|     |              |      |         | 11                                                                                                                                                         | <b>H.100 High-Speed Multiplexed Mode Enabled:</b><br>Transmit backplane interface is taking four-channel mul-<br>tiplexed data at a rate of 16.384Mbit/s from channel 0<br>and byte-demultiplexing the serial data into 4 channels<br>and output to the line on channels 0 through 3. The<br>TxSYNC signal pulses "High" during the last bit of the<br>previous DS-1 frame and the first bit of the current DS-1<br>frame. |  |  |
|     |              |      |         | TxSERCLK is an in<br>TxMSYNC will beck<br>input high-speed m<br>TxSYNC can be co<br>depending on the s<br>TxSER is the high-<br><b>Note:</b> In high speed | ne interface signals include:<br>aput clock at 1.544MHz<br>ome the highspeed input clock at 12.352 or 16.384MHz to<br>autiplexed data on the back-plane interface<br>anfigured as a single frame or super-frame boundary,<br>setting of bit 5 of register 0xN109<br>speed data input<br>and mode, transmit data is sampled on the rising edge of the<br>16MHz clock edge.                                                  |  |  |

# 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

### TABLE 33: BERT CONTROL & STATUS REGISTER (BERTCSR0)

50

Hex Address: 0xN121

| Віт | FUNCTION     | Түре | DEFAULT |                                                                                                                                    | DESCRIPTION-OPERATION                                                                                          |  |  |
|-----|--------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--|--|
| 7-4 | Reserved     | -    | -       | These bits are n                                                                                                                   | ot used                                                                                                        |  |  |
| 3   | BERT_Switch  | R/W  | 0       | BERT Switch                                                                                                                        |                                                                                                                |  |  |
|     |              |      |         | This bit enables<br>XRT86VX38 dev                                                                                                  | or disables the BERT switch function within the<br>vice.                                                       |  |  |
|     |              |      |         |                                                                                                                                    | BERT switch function, BERT functionality will be                                                               |  |  |
|     |              |      |         |                                                                                                                                    | en the receive and transmit framer. T1 Receive<br>rate the BERT pattern and insert it onto the receive         |  |  |
|     |              |      |         | backplane interf                                                                                                                   | ace, and T1 Transmit Framer will be monitoring the                                                             |  |  |
|     |              |      |         |                                                                                                                                    | ne interface for BERT pattern and declare BERT as locked onto the input pattern.                               |  |  |
|     |              |      |         | If BERT switch is                                                                                                                  | s disabled, T1 Transmit framer will generate the                                                               |  |  |
|     |              |      |         |                                                                                                                                    | the line interface and the receive framer will be<br>ne for BERT pattern and declare BERT LOCK if              |  |  |
|     |              |      |         |                                                                                                                                    | d onto the input pattern.                                                                                      |  |  |
|     |              |      |         |                                                                                                                                    | BERT Switch Feature.                                                                                           |  |  |
|     |              |      |         | 1 = Enables the                                                                                                                    | BERT Switch Feature.                                                                                           |  |  |
| 2   | BER[1]       | R/W  | 0       | Bit Error Rate                                                                                                                     |                                                                                                                |  |  |
| 1   | BER[0]       | R/W  | 0       | This bit is used to insert BERT bit error at the rates presented<br>table below. The exact function of this bit depends on whether |                                                                                                                |  |  |
|     |              |      |         |                                                                                                                                    | s enabled or not. (bit 3 within this register).                                                                |  |  |
|     |              |      |         |                                                                                                                                    | ch function is disabled, bit error will be inserted by ramer out to the line interface if this bit is enabled. |  |  |
|     |              |      |         |                                                                                                                                    | ch function is enabled, bit error will be inserted by                                                          |  |  |
|     |              |      |         |                                                                                                                                    | amer out to the receive backplane interface if this                                                            |  |  |
|     |              |      |         | bit is enabled.                                                                                                                    |                                                                                                                |  |  |
|     |              |      |         | BER[1:0]                                                                                                                           | BIT ERROR RATE                                                                                                 |  |  |
|     |              |      |         | 00/11                                                                                                                              | Disable Bit Error insertion to the transmit output or receive backplane interface                              |  |  |
|     |              |      |         | 01                                                                                                                                 | Bit Error is inserted to the transmit output or                                                                |  |  |
|     |              |      |         |                                                                                                                                    | receive backplane interface at a rate of 1/1000 (one out of one Thousand)                                      |  |  |
|     |              |      |         | 10                                                                                                                                 | Bit Error is inserted to the transmit output or                                                                |  |  |
|     |              |      |         |                                                                                                                                    | receive backplane interface at a rate of 1/<br>1,000,000 (one out of one million)                              |  |  |
|     |              |      |         |                                                                                                                                    |                                                                                                                |  |  |
| 0   | UnFramedBERT | R/W  | 0       | Unframed BER                                                                                                                       | T Pattern                                                                                                      |  |  |
|     |              | -    | -       |                                                                                                                                    | or disables unframed BERT pattern generation (i.e.                                                             |  |  |
|     |              |      |         |                                                                                                                                    | framing bits are all BERT data). The exact function ds on whether BERT switch function is enabled or           |  |  |
|     |              |      |         | not. (bit 3 within                                                                                                                 |                                                                                                                |  |  |
|     |              |      |         |                                                                                                                                    | unction is disabled, T1 Transmit Framer will gener-                                                            |  |  |
|     |              |      |         |                                                                                                                                    | BERT pattern to the line side if this bit is enabled.<br>unction is enabled, T1 Receive Framer will generate   |  |  |
|     |              |      |         | an unframed BE                                                                                                                     | RT pattern to the receive backplane interface if this                                                          |  |  |
|     |              |      |         | bit is enabled.                                                                                                                    |                                                                                                                |  |  |
|     |              |      |         |                                                                                                                                    | unframed BERT pattern generation<br>Inframed BERT pattern generation                                           |  |  |
|     |              |      |         |                                                                                                                                    |                                                                                                                |  |  |





### TABLE 34: RECEIVE INTERFACE CONTROL REGISTER (RICR)

HEX ADDRESS: 0xN122

| Віт | FUNCTION                     | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----|------------------------------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RxSyncFrD                    | R/W  | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 6   | Reserved                     | -    | -       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 5   | RxPLCIkEnb/<br>RxSync is low | R/W  | 0       | <ul> <li>Receive payload clock enable/RxSYNC is Active Low</li> <li>This exact function of this bit depends on whether the T1 framer is configured to operate in base rate or high speed modes of operation.</li> <li>If the T1 framer is configured to operate in base rate - TxPayload Clock:</li> <li>This bit configures the T1 framer to either output a regular clock or a payload clock on the receive serial clock (RxSERCLK) pin when RxSERCLK is configured to be an output.</li> <li>0 = Configures the framer to output a 1.544MHz clock on the RxSERCLK pin when RxSERCLK is configured as an output.</li> <li>1 = Configures the framer to output a 1.544MHz clock on the RxSERCLK pin when receiving payload bits. There will be gaps on the RxSERCLK output pin when receiving overhead bits.</li> <li>If the T1 framer is configured to operate in high-speed or multiplexed modes - RxSYNC is Active Low:</li> </ul> |
| 4   | RxFr1544                     | R/W  | 0       | This bit is used to select whether the receive frame boundary (RxSYNC) is<br>active low or active high.<br>0 = Selects RxSync to be active "High"<br>1 = Selects RxSync to be active "Low"<br>Receive Fractional/Signaling Interface Enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|     |                              |      |         | <ul> <li>This bit is used to enable or disable the receive signaling output and the received recovered clock output. This bit only functions when the device is configured in non-high speed or multiplexed modes of operations.</li> <li>If the device is configured in base rate:</li> <li>0 = Disabled</li> <li>1 = Enabled</li> <li>RxSIG_n for signaling outputs. Signaling data can now be output to the RxSIG pin if configured appropriately.</li> <li>RxSCLK outputs the received recovered clock signal (1.544MHz for T1)</li> <li>Note: This bit has no effect in the high speed or multiplexed modes of operation. In high-speed or multiplexed modes, RxSIG outputs the Signaling data and RxSCLK outputs the recovered clock.</li> </ul>                                                                                                                                                                                 |
| 3   | RxICLKINV                    | N/A  | 0       | <ul> <li>Receive Clock Inversion (Backplane Interface)</li> <li>This bit selects whether data transition will happen on the rising or falling edge of the receive clock.</li> <li>0 = Selects data transition to happen on the rising edge of the receive clocks.</li> <li>1 = Selects data transition to happen on the falling edge of the receive clocks.</li> <li>Note: This feature is only available for base rate configuration (i.e. non-highspeed, or non-multiplexed modes).</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                       |

### TABLE 34: RECEIVE INTERFACE CONTROL REGISTER (RICR)

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|----------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2   | RxMUXEN  | R/W  |         | Receive Multiplexed Mode Enable<br>This bit enables or disables the multiplexed mode on the receive side. When<br>multiplexed mode is enable, data of four channels from the line side are multi-<br>plexed onto one serial stream inside the receive framer and output to the<br>back-plane interface on RxSER. The backplane speed will become either<br>12.352MHz or 16.384MHz once multiplexed mode is enabled.<br>0 = Disables the multiplexed mode.<br>1 = Enables the multiplexed mode. |





### TABLE 34: RECEIVE INTERFACE CONTROL REGISTER (RICR)

HEX ADDRESS: 0xN122

| Віт | FUNCTION     | Түре | DEFAULT |                                                                                          | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                    |  |
|-----|--------------|------|---------|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1-0 | RxIMODE[1:0] | R/W  | 00      | This bit determines<br>tion of these two b<br>enabled or disable<br>bits for non-multipl | <ul> <li>Mode Selection[1:0]</li> <li>s the receive backplane interface speed. The exact funcits depends on whether Receive Multiplexed mode is</li> <li>d. Table 35 and Table 36 shows the functions of these two exed and multiplexed modes.:</li> <li>EIVE INTERFACE SPEED WHEN MULTIPLEXED MODE IS DISABLED (TXMUXEN = 0)</li> </ul> |  |
|     |              |      |         | RxIMODE[1:0] RECEIVE INTERFACE SPEED                                                     |                                                                                                                                                                                                                                                                                                                                          |  |
|     |              |      |         | 00                                                                                       | 1.544Mbit/s Base Rate Mode<br>Receive backplane interface signals include:<br>RxSERCLK is an input or output clock at 1.544MHz<br>RxSYNC is an input or output signal which indicates the<br>receive singe frame boundary<br>RxSER is the base-rate data output                                                                          |  |
|     |              |      |         | 01                                                                                       | 2.048Mbit/s High-Speed MVIP Mode:<br>Receive backplane interface signals include:<br>RxSERCLK is an input clock at 2.048MHz<br>RxSYNC is an input signal which indicates the receive<br>singe frame boundary<br>RxSER is the high-speed data output                                                                                      |  |
|     |              |      |         | 10                                                                                       | 4.096Mbit/s High-Speed Mode:<br>Receive backplane interface signals include:<br>RxSERCLK is an input clock at 4.096MHz<br>RxSYNC is an input signal which indicates the receive<br>singe frame boundary<br>RxSER is the high-speed data output                                                                                           |  |
|     |              |      |         | 11                                                                                       | 8.192Mbit/s High-Speed Mode:<br>Receive backplane interface signals include:<br>RxSERCLK is an input clock at 8.192MHz<br>RxSYNC is an input signal which indicates the receive<br>singe frame boundary<br>RxSER is the high-speed data output                                                                                           |  |
|     |              |      |         |                                                                                          |                                                                                                                                                                                                                                                                                                                                          |  |

#### 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

TABLE 34: RECEIVE INTERFACE CONTROL REGISTER (RICR)

54

the 12Mhz or 16MHz clock edge.

Віт **FUNCTION** Түре DEFAULT **DESCRIPTION-OPERATION** R/W 00 1-0 RxIMODE[1:0] (Continued):( TABLE 36: RECEIVE INTERFACE SPEED WHEN MULTIPLEXED MODE IS ENABLED (TXMUXEN = 1) TxIMODE[1:0] **TRANSMIT INTERFACE SPEED** 00 Bit-Multiplexed Mode at 12.352MHz is Enabled: Receive backplane interface is taking data from the four LIU input channels 0 through 3 and bit-multiplexing the four-channel data into one 12.352MHz serial stream and output on channel 0 of the Receive Serial Output (RxSER). The RxSYNC signal pulses "High" during the framing bit of each DS-1 frame. 01 Reserved 10 HMVIP High-Speed Multiplexed Mode Enabled: Receive backplane interface is taking data from the four LIU input channels 0 through 3 and byte-multiplexing the four-channel data into one 16.384MHz serial stream and output to channel 0 of the Receive Serial Output (RxSER). The RxSYNC signal pulses "High" during the last two bits of the previous T1 frame and the first two bits of the current T1 frame. 11 H.100 High-Speed Multiplexed Mode Enabled: Receive backplane interface is taking data from the four LIU input channels 0 through 3 and byte-multiplexing the four-channel data into one 16.384MHz serial stream and output to channel 0 of the Receive Serial Output (RxSER). The RxSYNC signal pulses "High" during the last bit of the previous T1 frame and the first bit of the current T1 frame. Receive backplane interface signals include: RxSERCLK is an input clock at either 12.352MHz or16.384MHz depending on the selected multiplexed mode. RxSYNC is an input signal which indicates the multiplexed frame boundary. The length of RxSYNC depends on the multiplexed mode selected. RxSER is the high-speed data output **Note:** In high speed mode, receive data is clocked out on the rising edge of





### TABLE 37: BERT CONTROL & STATUS REGISTER (BERTCSR1)

HEX ADDRESS: 0xN123

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                  |
|-----|----------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | PRBSTyp  | R/W  | 0       | PRBS Pattern Type                                                                                                                                                                                                                                                                                                                                      |
|     |          |      |         | This bit selects the type of PRBS pattern that the T1 Transmit/<br>Receive framer will generate or detect. PRBS 15 ( $X^{15} + X^{14} + 1$ )<br>Polynomial or QRTS (Quasi-Random Test Signal) Pattern can be<br>generated by the transmit or receive framer depending on whether<br>PRBS switch function is enabled or not (bit 3 in register 0xN121). |
|     |          |      |         | If the PRBS Switch function is disabled, T1 transmit framer will gen-<br>erate either PRBS 15 or QRTS pattern and output to the line inter-<br>face. PRBS 15 or QRTS pattern depends on the setting of this bit.                                                                                                                                       |
|     |          |      |         | If the PRBS Switch function is enabled, T1 receive framer will gener-<br>ate either PRBS 15 or QRTS pattern and output to the receive back<br>plane interface. PRBS 15 or QRTS pattern depends on the setting<br>of this bit.                                                                                                                          |
|     |          |      |         | 0 = Enables the PRBS 15 ( $X^{15} + X^{14} + 1$ ) Polynomial generation.<br>1 = Enables the QRTS (Quasi-Random Test Signal) pattern genera-<br>tion.                                                                                                                                                                                                   |
| 6   | ERRORIns | R/W  | 0       | Error Insertion                                                                                                                                                                                                                                                                                                                                        |
|     |          |      |         | This bit is used to insert a single BERT error to the transmit or receive output depending on whether BERT switch function is enabled or not. (bit 3 in register 0xN121).                                                                                                                                                                              |
|     |          |      |         | If the BERT Switch function is disabled, T1 transmit framer will insert<br>a single BERT error and output to the line interface if this bit is<br>enabled.                                                                                                                                                                                             |
|     |          |      |         | If the BERT Switch function is enabled, T1 receive framer will insert<br>a single BERT error and output to the receive back plane interface if<br>this bit is enabled.                                                                                                                                                                                 |
|     |          |      |         | A '0' to '1' transition will cause one output bit inverted in the BERT stream.                                                                                                                                                                                                                                                                         |
|     |          |      |         | <b>Note:</b> This bit only works if BERT generation is enabled.                                                                                                                                                                                                                                                                                        |
| 5   | DATAInv  | R/W  | 0       | BERT Data Invert:                                                                                                                                                                                                                                                                                                                                      |
|     |          |      |         | This bit inverts the Transmit BERT output data and the Receive BERT input data. The exact function of this bit depends on whether BERT switch function is enabled or not. (bit 3 in register 0xN121).                                                                                                                                                  |
|     |          |      |         | If the BERT Switch function is disabled and if this bit is enabled, T1 transmit framer will invert the BERT data before it outputs to the line interface, and the T1 receive framer will invert the incoming BERT data before it receives it.                                                                                                          |
|     |          |      |         | If the BERT Switch function and this bit are both enabled, T1 receive<br>framer will invert the BERT data before it outputs to the line inter-<br>face, and the T1 transmit framer will invert the incoming BERT data<br>before it receives it.                                                                                                        |
|     |          |      |         | 0 - Transmit and Receive Framer will NOT invert the Transmit and Receive BERT data.                                                                                                                                                                                                                                                                    |
|     |          |      |         | 1 - Transmit and Receive Framer will invert the Transmit and Receive BERT data.                                                                                                                                                                                                                                                                        |

# 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

### TABLE 37: BERT CONTROL & STATUS REGISTER (BERTCSR1)

| Віт | FUNCTION   | Түре       | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|------------|------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4   | RxBERTLock | RO         | 0       | Lock Status<br>This bit indicates whether or not the Receive or Transmit BERT lock<br>has obtained. The exact function of this bit depends on whether<br>BERT switch function is enabled or not. (bit 3 in register 0xN121).<br>If the BERT Switch function is disabled, T1 receive framer will<br>declare LOCK if BERT has locked onto the input pattern.<br>If the BERT Switch function is disabled, T1 transmit framer will<br>declare LOCK if BERT has locked onto the input pattern.<br>0 = Indicates the Receive BERT has not Locked onto the input pat-<br>terns.<br>1 = Indicates the Receive BERT has locked onto the input patterns.                                                                                                                                                                                                                   |
| 3   | RxBERTEnb  | R/W        | 0       | <ul> <li>Receive BERT Detection/Generation Enable</li> <li>This bit enables or disables the receive BERT pattern detection or generation. The exact function of this bit depends on whether BERT switch function is enabled or not. (bit 3 in register 0xN121).</li> <li>If the BERT switch function is disabled and if this bit is enabled, T1 Receive Framer will detect the incoming BERT pattern from the line side and declare BERT lock if incoming data locks onto the BERT pattern.</li> <li>If the BERT switch function and this bit are both enabled, T1 Transmit Framer will detect the incoming BERT pattern from the transmit backplane interface and declare BERT lock if incoming data locks onto the BERT pattern.</li> <li>0 = Disables the Receive BERT pattern detection.</li> <li>1 = Enables the Receive BERT pattern detection.</li> </ul> |
| 2   | TxBERTEnb  | R/W<br>R/W | 0       | Transmit BERT Generation EnableThis bit enables or disables the Transmit BERT pattern generator.The exact function of this bit depends on whether BERT switch function is enabled or not. (bit 3 in register 0xN121).If BERT switch function is disabled, T1 Transmit Framer will generate the BERT pattern to the line side if this bit is enabled.If BERT switch function is enabled, T1 Receive Framer will generate the BERT pattern to the receive backplane interface if this bit is enabled.0 = Disables the Transmit BERT pattern generator.1 = Enables the Transmit BERT pattern generator.Receive Framer BypassThis bit enables or disables the Receive T1 Framer bypass.                                                                                                                                                                              |
|     |            |            |         | 0 = Disables the Receive T1 framer Bypass.<br>1 = Enables the Receive T1 Framer Bypass.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 0   | TxBypass   | R/W        | 0       | <b>Transmit Framer Bypass</b><br>This bit enables or disables the Transmit T1 Framer bypass.<br>0 = Disables the Transmit T1 framer Bypass.<br>1 = Enables the Transmit T1 Framer Bypass.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |





### TABLE 38: LOOPBACK CODE CONTROL REGISTER - CODE 0 (LCCR0)

HEX ADDRESS: 0xN124

| Віт | FUNCTION       | Түре        | DEFAULT |                        | DESCRIPTION-OPERATION                                                                                                  |
|-----|----------------|-------------|---------|------------------------|------------------------------------------------------------------------------------------------------------------------|
| 7-6 | RXLBCALEN[1:0] | I:0] R/W 00 |         | This bit determines th | Code Activation Length<br>he receive loopback code activation length.<br>s supported by the XRT86VX38 as presented     |
|     |                |             |         | RXLBCALEN[1:0]         | RECEIVE LOOPBACK CODE ACTIVATION<br>LENGTH                                                                             |
|     |                |             |         | 00                     | Selects 4-bit receive loopback code activa-<br>tion Sequence                                                           |
|     |                |             |         | 01                     | Selects 5-bit receive loopback code activa-<br>tion Sequence                                                           |
|     |                |             |         | 10                     | Selects 6-bit receive loopback code activa-<br>tion Sequence                                                           |
|     |                |             |         | 11                     | Selects 7-bit receive loopback code activa-<br>tion Sequence                                                           |
| 5-4 | RXLBCDLEN[1:0] | R/W         | 00      | This bit determines th | Code Deactivation Length<br>ne receive loopback code deactivation length.<br>s supported by the XRT86VX38 as presented |
|     |                |             |         | RXLBCDLEN[1:0]         | RECEIVE LOOPBACK CODE DEACTIVATION<br>LENGTH                                                                           |
|     |                |             |         | 00                     | Selects 4-bit receive loopback code deactivation Sequence                                                              |
|     |                |             |         | 01                     | Selects 5-bit receive loopback code deacti-<br>vation Sequence                                                         |
|     |                |             |         | 10                     | Selects 6-bit receive loopback code deactivation Sequence                                                              |
|     |                |             |         | 11                     | Selects 7-bit receive loopback code deacti-<br>vation Sequence                                                         |
|     |                |             |         |                        |                                                                                                                        |

# 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

# TABLE 38: LOOPBACK CODE CONTROL REGISTER - CODE 0 (LCCR0)

| Віт | FUNCTION      | Түре | DEFAULT | [                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | DESCRIPTION-OPERATION                                                           |  |
|-----|---------------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--|
| 3-2 | TXLBCLEN[1:0] | R/W  | 00      | <b>Transmit Loopback Code Length</b><br>This bit determines transmit loopback code length. There ar<br>lengths supported by the XRT86VX38 as presented in the ta<br>below                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                 |  |
|     |               |      |         | TXLBCLEN[1:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | TRANSMIT LOOPBACK CODE ACTIVATION<br>LENGTH                                     |  |
|     |               |      |         | 00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Selects 4-bit transmit loopback code<br>Sequence                                |  |
|     |               |      |         | 01                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Selects 5-bit transmit loopback code<br>Sequence                                |  |
|     |               |      |         | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Selects 6-bit transmit loopback code<br>Sequence                                |  |
|     |               |      |         | 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Selects 7-bit transmit loopback code<br>Sequence                                |  |
|     |               |      |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                 |  |
| 1   | FRAMED        | R/W  | 0       | in the transmit path.<br>0 = Selects an "Unfran                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ramed or unframed loopback code generation ned" loopback code for transmission. |  |
| 0   | AUTOENB       | R/W  | 0       | <ul> <li>1 = Selects a "framed" loopback code for transmission.</li> <li>Remote Loopback Automatically This bit configures the XRT86VX38 in remote loopback automatically upon detecting the loopback code activation code specified in the Receive Loopback Code Activation Register if Receive activation loopback code is enabled (Register address:0xN126). The XRT86VX38 will cancel the remote loopback upon detecting the loopback code deactivation code specified in the Receive Loopback Code Specified in the Receive Loopback Code deactivation code specified in the Receive Loopback Code deactivation code specified in the Receive Loopback Code Deactivation register if the Receive deactivation loopback code is enabled. (Register address:0xN127) 0 = Disables automatic remote loopback upon detecting the receive activation code. 1 = Enables automatic remote loopback upon detecting the receive activation code. Note: This feature is only available on the Loopcode 0 Controller. Loopcode Generators 1 through 7 do not support this feature.</li></ul> |                                                                                 |  |





### TABLE 39: TRANSMIT LOOPBACK CODER REGISTER (TLCR)

HEX ADDRESS: 0xN125

**XRT86VX38** 

| Віт | FUNCTION   | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-1 | TXLBC[6:0] | R/W  | 1010101 | <b>Transmit Loopback Code</b><br>These seven bits determine the transmit loopback code. The MSB<br>of the transmit loopback code is loaded first for transmission.                                                                                                                                                                                                                                                                                                                                   |
| 0   | TXLBCENB   | R/W  | 0       | <ul> <li>Transmit Loopback Code Enable</li> <li>This bit enables loopback code generation in the transmit path.</li> <li>Transmit loopback code is generated by writing the transmit loopback code in this register and enabling it using this bit. The length and the format of the transmit loopback code is determined by the Loopback Code Control Register.</li> <li>0 = Disables the transmit loopback code generation.</li> <li>1 = Enables the transmit loopback code generation.</li> </ul> |

 TABLE 40: RECEIVE LOOPBACK ACTIVATION CODE REGISTER - CODE 0 (RLACR0)
 Hex Address: 0xN126

| Віт | FUNCTION    | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----|-------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-1 | RXLBAC[6:0] | R/W  | 1010101 | <b>Receive activation loopback code</b><br>These seven bits determine the receive loopback activation code.<br>The MSB of the receive activation loopback code is received first.                                                                                                                                                                                                                                                                                                                                                                                            |
| 0   | RXLBACENB   | R/W  | 0       | <ul> <li>Receive activation loopback code enable</li> <li>This bit enables the receive loopback activation code detection.</li> <li>Receive loopback activation code is detected by writing the expected receive activation loopback code in this register and enabling it using this bit.</li> <li>The length and format of the Receive loopback activation code is determined by the Loopback Code Control Register.</li> <li>0 = Disables the receive loopback code activation detection.</li> <li>1 = Enables the receive loopback code activation detection.</li> </ul> |

#### TABLE 41: RECEIVE LOOPBACK DEACTIVATION CODE REGISTER - CODE 0 (RLDCR0) HEX ADDRESS: 0xN127

| Віт | FUNCTION    | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----|-------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-1 | RXLBDC[6:0] | R/W  | 1010101 | Receive deactivation loopback code<br>These seven bits determine the receive loopback deactivation code.<br>The MSB of the receive deactivation loopback code is received first.                                                                                                                                                                                                                                                                                                                                                                                                           |
| 0   | RXLBDCENB   | R/W  | 0       | <ul> <li>Receive deactivation loopback code enable</li> <li>This bit enables the receive loopback deactivation code detection.</li> <li>Receive loopback deactivation code is detected by writing the expected receive deactivation loopback code in this register and enabling it using this bit.</li> <li>The length and format of the Receive loopback deactivation code is determined by the Loopback Code Control Register.</li> <li>0 = Disables the receive loopback code deactivation detection.</li> <li>1 = Enables the receive loopback code deactivation detection.</li> </ul> |

### 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION



### TABLE 42: RECEIVE LOOPCODE DETECTION SWITCH (RLCDS)

| Віт | FUNCTION       | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                       |
|-----|----------------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RxLCDetSwitch7 | R/W  | 7       | Receive LoopCode Switch 7<br>If receive loopcode 7 is enabled, this bit will determine which input<br>the loopcode will be detected on. By default, the loopcode is search-<br>ing for the line side (RTIP/RRING).<br>0 - Line Side (RTIP/RRING)<br>1 - System Side (TxSER) |
| 6   | RxLCDetSwitch6 | R/W  | 6       | Receive LoopCode Switch 6<br>If receive loopcode 6 is enabled, this bit will determine which input<br>the loopcode will be detected on. By default, the loopcode is search-<br>ing for the line side (RTIP/RRING).<br>0 - Line Side (RTIP/RRING)<br>1 - System Side (TxSER) |
| 5   | RxLCDetSwitch5 | R/W  | 5       | Receive LoopCode Switch 5<br>If receive loopcode 5 is enabled, this bit will determine which input<br>the loopcode will be detected on. By default, the loopcode is search-<br>ing for the line side (RTIP/RRING).<br>0 - Line Side (RTIP/RRING)<br>1 - System Side (TxSER) |
| 4   | RxLCDetSwitch4 | R/W  | 4       | Receive LoopCode Switch 4<br>If receive loopcode 4 is enabled, this bit will determine which input<br>the loopcode will be detected on. By default, the loopcode is search-<br>ing for the line side (RTIP/RRING).<br>0 - Line Side (RTIP/RRING)<br>1 - System Side (TxSER) |
| 3   | RxLCDetSwitch3 | R/W  | 3       | Receive LoopCode Switch 3<br>If receive loopcode 3 is enabled, this bit will determine which input<br>the loopcode will be detected on. By default, the loopcode is search-<br>ing for the line side (RTIP/RRING).<br>0 - Line Side (RTIP/RRING)<br>1 - System Side (TxSER) |
| 2   | RxLCDetSwitch2 | R/W  | 2       | Receive LoopCode Switch 2<br>If receive loopcode 2 is enabled, this bit will determine which input<br>the loopcode will be detected on. By default, the loopcode is search-<br>ing for the line side (RTIP/RRING).<br>0 - Line Side (RTIP/RRING)<br>1 - System Side (TxSER) |



### TABLE 42: RECEIVE LOOPCODE DETECTION SWITCH (RLCDS)

HEX ADDRESS: 0xN128

**XRT86VX38** 

| Віт | FUNCTION       | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                       |
|-----|----------------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | RxLCDetSwitch1 | R/W  | 0       | Receive LoopCode Switch 1<br>If receive loopcode 1 is enabled, this bit will determine which input<br>the loopcode will be detected on. By default, the loopcode is search-<br>ing for the line side (RTIP/RRING).<br>0 - Line Side (RTIP/RRING)<br>1 - System Side (TxSER) |
| 0   | RxLCDetSwitch0 | R/W  | 0       | Receive LoopCode Switch 0<br>If receive loopcode 0 is enabled, this bit will determine which input<br>the loopcode will be detected on. By default, the loopcode is search-<br>ing for the line side (RTIP/RRING).<br>0 - Line Side (RTIP/RRING)<br>1 - System Side (TxSER) |

### TABLE 43: DEFECT DETECTION ENABLE REGISTER (DDER)

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                             |
|-----|----------|------|---------|---------------------------------------------------------------------------------------------------|
| 7   | DEFDET   | R/W  |         | For defect detection per ANSI T1.231-1997 and T1.403-1999, user should leave this bit set to '1'. |

### 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION



### TABLE 44: LOOPBACK CODE CONTROL REGISTER - CODE 1 (LCCR1)

| Віт | FUNCTION       | Түре | DEFAULT                               |                                                                                                                                                                                 | DESCRIPTION-OPERATION                                                      |  |
|-----|----------------|------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|--|
| 7-6 | RXLBCALEN[1:0] | R/W  | 00                                    | Receive Loopback Code Activation Length<br>This bit determines the receive loopback code activation length.<br>There are four lengths supported as presented in the table below |                                                                            |  |
|     |                |      |                                       | RXLBCALEN[1:0]                                                                                                                                                                  | RECEIVE LOOPBACK CODE ACTIVATION<br>LENGTH                                 |  |
|     |                |      |                                       | 00                                                                                                                                                                              | Selects 4-bit receive loopback code activa-<br>tion Sequence               |  |
|     |                |      |                                       | 01                                                                                                                                                                              | Selects 5-bit receive loopback code activa-<br>tion Sequence               |  |
|     |                |      |                                       | 10                                                                                                                                                                              | Selects 6-bit receive loopback code activa-<br>tion Sequence               |  |
|     |                |      |                                       | 11                                                                                                                                                                              | Selects 7-bit receive loopback code activa-<br>tion Sequence               |  |
| 5-4 | RXLBCDLEN[1:0] | R/W  | 00                                    | <b>Receive Loopback Code Deactivation Length</b><br>This bit determines the receive loopback code deactivation<br>There are four lengths supported as presented in the table b  |                                                                            |  |
|     |                |      |                                       | RXLBCDLEN[1:0]                                                                                                                                                                  | RECEIVE LOOPBACK CODE DEACTIVATION<br>LENGTH                               |  |
|     |                |      |                                       | 00                                                                                                                                                                              | Selects 4-bit receive loopback code deactivation Sequence                  |  |
|     |                |      |                                       | 01                                                                                                                                                                              | Selects 5-bit receive loopback code deacti-<br>vation Sequence             |  |
|     |                |      |                                       | 10                                                                                                                                                                              | Selects 6-bit receive loopback code deacti-<br>vation Sequence             |  |
|     |                |      |                                       | 11                                                                                                                                                                              | Selects 7-bit receive loopback code deacti-<br>vation Sequence             |  |
|     |                |      |                                       |                                                                                                                                                                                 |                                                                            |  |
| 3-2 | Reserved       | R/W  | 00                                    | Reserved                                                                                                                                                                        |                                                                            |  |
| 1   | FRAMED         | R/W  | 0                                     | Framed Loopback C<br>This bit selects either<br>in the transmit path.                                                                                                           | <b>Code</b><br>framed or unframed loopback code generation                 |  |
|     |                |      |                                       |                                                                                                                                                                                 | med" loopback code for transmission.<br>I" loopback code for transmission. |  |
| 0   | Reserved       | R/W  | 0                                     | Reserved                                                                                                                                                                        |                                                                            |  |
| Ŭ   |                |      | , , , , , , , , , , , , , , , , , , , |                                                                                                                                                                                 |                                                                            |  |



### TABLE 45: RECEIVE LOOPBACK ACTIVATION CODE REGISTER - CODE 1 (RLACR1) HEX ADDRESS: 0xN12B

| Віт | FUNCTION    | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                              |
|-----|-------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-1 | RXLBAC[6:0] | R/W  | 1010101 | <b>Receive activation loopback code</b><br>These seven bits determine the receive loopback activation code.<br>The MSB of the receive activation loopback code is received first.                                                                                                  |
| 0   | RXLBACENB   | R/W  | 0       | <b>Receive activation loopback code enable</b><br>This bit enables the receive loopback activation code detection.<br>Receive loopback activation code is detected by writing the<br>expected receive activation loopback code in this register and<br>enabling it using this bit. |
|     |             |      |         | The length and format of the Receive loopback activation code is determined by the Loopback Code Control Register.<br>0 = Disables the receive loopback code activation detection.<br>1 = Enables the receive loopback code activation detection.                                  |

### TABLE 46: RECEIVE LOOPBACK DEACTIVATION CODE REGISTER - CODE 1 (RLDCR1) HEX ADDRESS: 0xN12C

| Віт | FUNCTION    | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|-------------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-1 | RXLBDC[6:0] | R/W  | 1010101 | Receive deactivation loopback code<br>These seven bits determine the receive loopback deactivation code.<br>The MSB of the receive deactivation loopback code is received first.                                                                                                                                                                                                                               |
| 0   | RXLBDCENB   | R/W  | 0       | Receive deactivation loopback code enable<br>This bit enables the receive loopback deactivation code detection.<br>Receive loopback deactivation code is detected by writing the<br>expected receive deactivation loopback code in this register and<br>enabling it using this bit.<br>The length and format of the Receive loopback deactivation code is<br>determined by the Loopback Code Control Register. |
|     |             |      |         | <ul> <li>0 = Disables the receive loopback code deactivation detection.</li> <li>1 = Enables the receive loopback code deactivation detection.</li> </ul>                                                                                                                                                                                                                                                      |

### 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION



### TABLE 47: LOOPBACK CODE CONTROL REGISTER - CODE 2 (LCCR2)

| Віт | FUNCTION       | Түре | DEFAULT |                                                                                                                                                                                 | DESCRIPTION-OPERATION                                          |  |
|-----|----------------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|--|
| 7-6 | RXLBCALEN[1:0] | R/W  | 00      | Receive Loopback Code Activation Length<br>This bit determines the receive loopback code activation length.<br>There are four lengths supported as presented in the table below |                                                                |  |
|     |                |      |         | RXLBCALEN[1:0]                                                                                                                                                                  | RECEIVE LOOPBACK CODE ACTIVATION<br>LENGTH                     |  |
|     |                |      |         | 00                                                                                                                                                                              | Selects 4-bit receive loopback code activa-<br>tion Sequence   |  |
|     |                |      |         | 01                                                                                                                                                                              | Selects 5-bit receive loopback code activa-<br>tion Sequence   |  |
|     |                |      |         | 10                                                                                                                                                                              | Selects 6-bit receive loopback code activa-<br>tion Sequence   |  |
|     |                |      |         | 11                                                                                                                                                                              | Selects 7-bit receive loopback code activa-<br>tion Sequence   |  |
| 5-4 | RXLBCDLEN[1:0] | R/W  | 00      | Code Deactivation Length<br>he receive loopback code deactivation length.<br>s supported as presented in the table below                                                        |                                                                |  |
|     |                |      |         | RXLBCDLEN[1:0]                                                                                                                                                                  | RECEIVE LOOPBACK CODE DEACTIVATION<br>LENGTH                   |  |
|     |                |      |         | 00                                                                                                                                                                              | Selects 4-bit receive loopback code deactivation Sequence      |  |
|     |                |      |         | 01                                                                                                                                                                              | Selects 5-bit receive loopback code deacti-<br>vation Sequence |  |
|     |                |      |         | 10                                                                                                                                                                              | Selects 6-bit receive loopback code deacti-<br>vation Sequence |  |
|     |                |      |         | 11                                                                                                                                                                              | Selects 7-bit receive loopback code deacti-<br>vation Sequence |  |
|     |                |      |         |                                                                                                                                                                                 |                                                                |  |
| 3-2 | Reserved       | R/W  | 00      | Reserved                                                                                                                                                                        |                                                                |  |
| 1   | FRAMED         | R/W  | 0       | Framed Loopback C<br>This bit selects either<br>in the transmit path.                                                                                                           | <b>Code</b><br>framed or unframed loopback code generation     |  |
|     |                |      |         |                                                                                                                                                                                 | med" loopback code for transmission.                           |  |
|     | Deserved       |      | 0       | 1 = Selects a "framed" loopback code for transmission.                                                                                                                          |                                                                |  |
| 0   | Reserved       | R/W  | 0       | Reserved                                                                                                                                                                        |                                                                |  |



**XRT86VX38** 

### TABLE 48: RECEIVE LOOPBACK ACTIVATION CODE REGISTER - CODE 2 (RLACR2) HEX ADDRESS: 0xN12E

| Віт | FUNCTION    | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                       |
|-----|-------------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-1 | RXLBAC[6:0] | R/W  | 1010101 | <b>Receive activation loopback code</b><br>These seven bits determine the receive loopback activation code.<br>The MSB of the receive activation loopback code is received first.                                                                                           |
| 0   | RXLBACENB   | R/W  | 0       | Receive activation loopback code enable<br>This bit enables the receive loopback activation code detection.<br>Receive loopback activation code is detected by writing the<br>expected receive activation loopback code in this register and<br>enabling it using this bit. |
|     |             |      |         | The length and format of the Receive loopback activation code is determined by the Loopback Code Control Register.<br>0 = Disables the receive loopback code activation detection.<br>1 = Enables the receive loopback code activation detection.                           |

### TABLE 49: RECEIVE LOOPBACK DEACTIVATION CODE REGISTER - CODE 2 (RLDCR2) HEX ADDRESS: 0xN12F

| Віт | FUNCTION    | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----|-------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-1 | RXLBDC[6:0] | R/W  | 1010101 | <b>Receive deactivation loopback code</b><br>These seven bits determine the receive loopback deactivation code.<br>The MSB of the receive deactivation loopback code is received first.                                                                                                                                                                                                                                                                                                                                                                                                    |
| 0   | RXLBDCENB   | R/W  | 0       | <ul> <li>Receive deactivation loopback code enable</li> <li>This bit enables the receive loopback deactivation code detection.</li> <li>Receive loopback deactivation code is detected by writing the expected receive deactivation loopback code in this register and enabling it using this bit.</li> <li>The length and format of the Receive loopback deactivation code is determined by the Loopback Code Control Register.</li> <li>0 = Disables the receive loopback code deactivation detection.</li> <li>1 = Enables the receive loopback code deactivation detection.</li> </ul> |



TABLE 50: TRANSMIT LOOPCODE GENERATION SWITCH (TLCGS)

HEX ADDRESS: 0xN140

| Віт | FUNCTION      | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                 |
|-----|---------------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-1 | Reserved      | R/W  | 0       | Reserved                                                                                                                                                                                                                                                                              |
| 0   | TxLCGenSwitch | R/W  |         | <b>Transmit LoopCode Switch</b><br>If the transmit loopcode is enabled, this bit will determine which<br>direction the loopcode will be transmitted. By default, the loopcode<br>is generated on the line side (TTIP/TRING).<br>0 - Line Side (TTIP/TRING)<br>1 - System Side (RxSER) |

TABLE 51: LOOPCODE TIMER SELECT (LCTS)

HEX ADDRESS: 0xN141

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                         |
|-----|----------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-3 | Reserved | R/W  | 0       | Reserved                                                                                                                                                                                                                                                                                                                                      |
| 2-0 | LCTimer  | R/W  | 110     | Loopcode Timer Select<br>These bits are used to select the timer value for declaring a valid<br>loopcode detection for both Activation and De-Activation. By default,<br>the timer is set to 5 seconds.<br>000 - Do Not Use<br>001 - Do Not Use<br>010 - 1 Second<br>011 - 2 Seconds<br>100 - 3 Seconds<br>101 - 4 Seconds<br>110 - 5 Seconds |
|     |          |      |         | 111 - 6 Seconds                                                                                                                                                                                                                                                                                                                               |

### TABLE 52: TRANSMIT SPRM AND NPRM CONTROL REGISTER (TSPRMCR)

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                  |
|-----|----------|------|---------|--------------------------------------------------------------------------------------------------------|
| 7   | FC_Bit   | R/W  | 0       | <b>NPRM FC Bit</b><br>This bit is used to set the value of the FC bit field within the NPRM report.    |
| 6   | PA_Bit   | R/W  | 0       | <b>NPRM PA Bit</b><br>This bit is used to set the value of the PA bit field within the NPRM<br>report. |
| 5   | U1_BIT   | R/W  | 0       | <b>U1 Bit</b><br>This bit provides the contents of the U1 bit within the outgoing<br>SPRM message.     |



8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

TABLE 52: TRANSMIT SPRM AND NPRM CONTROL REGISTER (TSPRMCR)

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                              |
|-----|----------|------|---------|----------------------------------------------------------------------------------------------------|
| 4   | U2_BIT   | R/W  | 0       | <b>U2 Bit</b><br>This bit provides the contents of the U2 bit within the outgoing<br>SPRM message. |
| 3-0 | R_BIT    | R/W  | 0000    | <b>R Bit</b><br>This bit provides the contents of the R bit within the outgoing SPRM<br>message.   |

# 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

### TABLE 53: DATA LINK CONTROL REGISTER (DLCR2)

| Віт | FUNCTION                   | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|----------------------------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | SLC-96 Data Link<br>Enable | R/W  | 0       | <ul> <li>SLC®96 DataLink Enable</li> <li>This bit permits the user to configure the channel to support the transmission and reception of the "SLC-96 type" of data-link message.</li> <li>0 - Channel does not support the transmission and reception of "SLC-96" type of data-link messages. Regular SF framing bits will be transmitted.</li> <li>1 - Channel supports the transmission and reception of the "SLC-96" type of data-link messages.</li> <li>Note: This bit is only active if the channel has been configured to operate in either the SLC-96 or the ESF Framing formats.</li> </ul>                                                                                                                                                                                                                             |
| 6   | MOS ABORT Disable          | R/W  | 0       | MOS ABORT Disable:<br>This bit permits the user to either enable or disable the "Automatic<br>MOS ABORT" feature within Transmit HDLC Controller # 2. If the<br>user enables this feature, then Transmit HDLC Controller block # 2<br>will automatically transmit the ABORT Sequence (e.g., a zero fol-<br>lowed by a string of 7 consecutive "1s") whenever it abruptly transi-<br>tions from transmitting a MOS type of message, to transmitting a<br>BOS type of message.<br>If the user disables this feature, then the Transmit HDLC Controller<br>Block # 2 will NOT transmit the ABORT sequence, whenever it<br>abruptly transitions from transmitting a MOS-type of message to<br>transmitting a BOS-type of message.<br>0 - Enables the "Automatic MOS Abort" feature<br>1 - Disables the "Automatic MOS Abort" feature |
| 5   | Rx_FCS_DIS                 | R/W  | 0       | <ul> <li>Receive Frame Check Sequence (FCS) Verification Enable/Disable</li> <li>This bit permits the user to configure the Receive HDLC Controller</li> <li>Block # 2 to compute and verify the FCS value within each incoming</li> <li>LAPD message frame.</li> <li>0 - Enables FCS Verification</li> <li>1 - Disables FCS Verification</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 4   | AutoRx                     | R/W  | 0       | Auto Receive LAPD Message<br>This bit configures the Receive HDLC Controller Block #2 to discard<br>any incoming BOS or LAPD Message frame that exactly match<br>which is currently stored in the Receive HDLC1 buffer.<br>0 = Disables this "AUTO DISCARD" feature<br>1 = Enables this "AUTO DISCARD" feature.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 3   | Tx_ABORT                   | R/W  | 0       | <ul> <li>Transmit ABORT</li> <li>This bit configures the Transmit HDLC Controller Block # 2 to transmit an ABORT sequence (string of 7 or more consecutive 1's) to the Remote terminal.</li> <li>0 - Configures the Transmit HDLC Controller Block # 2 to function normally (e.g., not transmit the ABORT sequence).</li> <li>1 - Configures the Transmit HDLC Controller block # 2 to transmit the ABORT Sequence.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                   |





### TABLE 53: DATA LINK CONTROL REGISTER (DLCR2)

HEX ADDRESS: 0xN143

**XRT86VX38** 

| Віт | FUNCTION  | Түре | DEFAULT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|-----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2   | Tx_IDLE   | R/W  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | <ul> <li>Transmit Idle (Flag Sequence Byte)</li> <li>This bit configures the Transmit HDLC Controller Block #2 to unconditionally transmit a repeating string of Flag Sequence octets (0X7E) in the data link channel to the Remote terminal. In normal conditions, the Transmit HDLC Controller block will repeatedly transmit the Flag Sequence octet whenever there is no MOS message to transmit to the remote terminal equipment. However, if the user invokes this "Transmit Idle Sequence" feature, then the Transmit HDLC Controller block will UNCONDITIONALLY transmit a repeating stream of the Flag Sequence octet (thereby overwriting all outbound MOS data-link messages).</li> <li>0 - Configures the Transmit HDLC Controller Block # 2 to transmit data-link information in a "normal" manner.</li> <li>1 - Configures the Transmit HDLC Controller block # 2 to transmit a repeating string of Flag Sequence Octets (0x7E).</li> <li>Note: This bit is ignored if the Transmit HDLC2 controller is operating in the BOS Mode - bit 0 (MOS/BOS) within this register is set to 0.</li> </ul> |
| 1   | Tx_FCS_EN | R/W  | <ul> <li>Transmit LAPD Message with Frame Check Sequence (F<br/>This bit permits the user to configure the Transmit HDLC Cor<br/>block # 2 to compute and append FCS octets to the "back-en<br/>each outbound MOS data-link message.</li> <li>O - Configures the Transmit HDLC Controller block # 2 to NO<br/>pute and append the FCS octets to the back-end of each out<br/>MOS data-link message.</li> <li>1 - Configures the Transmit HDLC Controller block # 2 TO CO<br/>PUTE and append the FCS octets to the back-end of each out<br/>MOS data-link message.</li> <li>Note: This bit is ignored if the transmit HDLC2 controller has<br/>configured to operate in the BOS mode - bit 0 (MOA<br/>within this register is set to 0.</li> </ul> |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 0   | MOS/BOS   | R/W  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | <ul> <li>Message Oriented Signaling/Bit Oriented Signaling Send</li> <li>This bit permits the user to enable LAPD transmission through</li> <li>HDLC Controller Block # 2 using either BOS (Bit-Oriented Signaling) or MOS (Message-Oriented Signaling) frames.</li> <li>0 - Transmit HDLC Controller block # 2 BOS message Send.</li> <li>1 - Transmit HDLC Controller block # 2 MOS message Send.</li> <li>Note: This is not an Enable bit. This bit must be set to "0" each time a BOS is to be sent.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

# 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

### TABLE 54: TRANSMIT DATA LINK BYTE COUNT REGISTER (TDLBCR2)

| Віт | FUNCTION                    | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|-----------------------------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |                             |      |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 7   | TxHDLC2 BUFAvail/<br>BUFSel | R/W  | 0       | <ul> <li>Transmit HDLC2 Buffer Available/Buffer Select</li> <li>This bit has different functions, depending upon whether the user is writing to or reading from this register, as depicted below.</li> <li>If the user is writing data into this register bit:</li> <li>0 - Configures the Transmit HDLC2 Controller to read out and transmit the data, residing within "Transmit HDLC2 Buffer # 0", via the Data Link channel to the remote terminal equipment.</li> <li>1 - Configures the Transmit HDLC2 Controller to read out and transmit the data, residing within the "Transmit HDLC2 Buffer #1", via the Data Link channel to the remote terminal equipment.</li> <li>1 - Configures the Transmit HDLC2 Controller to read out and transmit the data, residing within the "Transmit HDLC2 Buffer #1", via the Data Link channel to the remote terminal equipment.</li> <li>If the user is reading data from this register bit:</li> <li>0 - Indicates that "Transmit HDLC2 Buffer # 0" is the next available buffer. In this case, if the user wishes to write in the contents of a new "outbound" Data Link Message into the Transmit HDLC2 Message Buffer, he/she should proceed to write this message into "Transmit HDLC2 Buffer # 0" - Address location: 0xN600.</li> <li>1 - Indicates that "Transmit HDLC2 Buffer # 1" is the next available buffer. In this case, if the user wishes to write in the contents of a new "outbound" Data Link Message into the Transmit HDLC2 Message Buffer, he/she should proceed to write this message into "Transmit HDLC2 Buffer # 1" - Address location: 0xN600.</li> <li>1 - Indicates that "Transmit HDLC2 buffers contain a message which has yet to be completely read-in and processed for transmission by the Transmit HDLC2 controller, then this bit will automatically reflect the value corresponding to the next</li> </ul> |
|     |                             |      |         | available buffer when it is read. Changing this bit to the in-<br>use buffer is not permitted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 6-0 | TDLBC[6:0]                  | R/W  | 0000000 | Transmit HDLC2 Message - Byte Count                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|     |                             |      |         | The exact function of these bits depends on whether the Transmit<br>HDLC 2 Controller is configured to transmit MOS or BOS messages<br>to the Remote Terminal Equipment.<br>In BOS MODE:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|     |                             |      |         | These bit fields contain the number of repetitions the BOS message must be transmitted before the Transmit HDLC2 controller generates the Transmit End of Transfer (TxEOT) interrupt and halts transmission. If these fields are set to 00000000, then the BOS message will be transmitted for an indefinite number of times.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|     |                             |      |         | In MOS MODE:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|     |                             |      |         | These bit fields contain the length, in number of octets, of the mes-<br>sage to be transmitted. The length of MOS message specified in<br>these bits include header bytes such as the SAPI, TEI, Control field,<br>however, it does not include the FCS bytes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |



#### HEX ADDRESS: 0xN144



### TABLE 55: RECEIVE DATA LINK BYTE COUNT REGISTER (RDLBCR2)

HEX ADDRESS: 0xN145

**XRT86VX38** 

| Віт | FUNCTION   | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-----|------------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RBUFPTR    | R/W  | 0       | <ul> <li>Receive HDLC2 Buffer-Pointer</li> <li>This bit Identifies which Receive HDLC2 buffer contains the most recently received HDLC2 message.</li> <li>0 - Indicates that Receive HDLC2 Buffer # 0 contains the contents of the most recently received HDLC message.</li> <li>1 - Indicates that Receive HDLC2 Buffer # 1 contains the contents of the most recently received HDLC2 Buffer # 1 contains the contents of the most recently received HDLC2 Buffer # 1 contains the contents of the most recently received HDLC2 Buffer # 1 contains the contents of the most recently received HDLC2 Buffer # 1 contains the contents of the most recently received HDLC2 Buffer # 1 contains the contents of the most recently received HDLC message.</li> </ul>                                                                                                  |
| 6-0 | RDLBC[6:0] | R/W  | 0000000 | <ul> <li>Receive HDLC Message - byte count</li> <li>The exact function of these bits depends on whether the Receive HDLC Controller Block #2 is configured to receive MOS or BOS messages.</li> <li>In BOS Mode:</li> <li>These seven bits contain the number of repetitions the BOS message must be received before the Receive HDLC2 controller generates the Receive End of Transfer (RxEOT) interrupt. If these bits are set to "0000000", the message will be received indefinitely and no Receive End of Transfer (RxEOT) interrupt will be generated.</li> <li>In MOS Mode:</li> <li>These seven bits contain the size in bytes of the HDLC2 message that has been received and written into the Receive HDLC buffer. The length of MOS message shown in these bits include header bytes such as the SAPI, TEI, Control field, AND the FCS bytes.</li> </ul> |

### 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION



### TABLE 56: LOOPBACK CODE CONTROL REGISTER - CODE 3 (LCCR3)

#### HEX ADDRESS: 0xN146

| Віт | FUNCTION              | Түре | DEFAULT |                        | DESCRIPTION-OPERATION                                                                                                    |
|-----|-----------------------|------|---------|------------------------|--------------------------------------------------------------------------------------------------------------------------|
| 7-6 | RXLBCALEN[1:0]        | R/W  | 00      | This bit determines th | Code Activation Length<br>he receive loopback code activation length.<br>s supported as presented in the table below:    |
|     |                       |      |         | RXLBCALEN[1:0]         | RECEIVE LOOPBACK CODE ACTIVATION<br>LENGTH                                                                               |
|     |                       |      |         | 00                     | Selects 4-bit receive loopback code activa-<br>tion Sequence                                                             |
|     |                       |      |         | 01                     | Selects 5-bit receive loopback code activa-<br>tion Sequence                                                             |
|     |                       |      |         | 10                     | Selects 6-bit receive loopback code activa-<br>tion Sequence                                                             |
|     |                       |      |         | 11                     | Selects 7-bit receive loopback code activa-<br>tion Sequence                                                             |
| 5-4 | RXLBCDLEN[1:0] R/W 00 |      | 00      | This bit determines th | Code Deactivation Length<br>he receive loopback code deactivation length.<br>s supported as presented in the table below |
|     |                       |      |         | RXLBCDLEN[1:0]         | RECEIVE LOOPBACK CODE DEACTIVATION<br>LENGTH                                                                             |
|     |                       |      |         | 00                     | Selects 4-bit receive loopback code deactivation Sequence                                                                |
|     |                       |      |         | 01                     | Selects 5-bit receive loopback code deacti-<br>vation Sequence                                                           |
|     |                       |      |         | 10                     | Selects 6-bit receive loopback code deacti-<br>vation Sequence                                                           |
|     |                       |      |         | 11                     | Selects 7-bit receive loopback code deacti-<br>vation Sequence                                                           |
|     |                       |      |         |                        |                                                                                                                          |
| 3-2 | Reserved              | R/W  | 00      | Reserved               |                                                                                                                          |
| 1   | FRAMED                | R/W  | 0       | in the transmit path.  | framed or unframed loopback code generation                                                                              |
|     |                       |      |         |                        | med" loopback code for transmission.<br>I" loopback code for transmission.                                               |
|     | Deserved              |      | 0       |                        |                                                                                                                          |
| 0   | Reserved              | R/W  | 0       | Reserved               |                                                                                                                          |



#### TABLE 57: RECEIVE LOOPBACK ACTIVATION CODE REGISTER - CODE 3 (RLACR3) HEX ADDRESS: 0xN147

| Віт | FUNCTION    | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----|-------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-1 | RXLBAC[6:0] | R/W  | 1010101 | <b>Receive activation loopback code</b><br>These seven bits determine the receive loopback activation code.<br>The MSB of the receive activation loopback code is received first.                                                                                                                                                                                                                                                                                                                                                                                            |
| 0   | RXLBACENB   | R/W  | 0       | <ul> <li>Receive activation loopback code enable</li> <li>This bit enables the receive loopback activation code detection.</li> <li>Receive loopback activation code is detected by writing the expected receive activation loopback code in this register and enabling it using this bit.</li> <li>The length and format of the Receive loopback activation code is determined by the Loopback Code Control Register.</li> <li>0 = Disables the receive loopback code activation detection.</li> <li>1 = Enables the receive loopback code activation detection.</li> </ul> |

#### TABLE 58: RECEIVE LOOPBACK DEACTIVATION CODE REGISTER - CODE 3 (RLDCR3) HEX ADDRESS: 0xN148

| Віт | FUNCTION    | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----|-------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-1 | RXLBDC[6:0] | R/W  | 1010101 | <b>Receive deactivation loopback code</b><br>These seven bits determine the receive loopback deactivation code.<br>The MSB of the receive deactivation loopback code is received first.                                                                                                                                                                                                                                                                                                                                                                                                    |
| 0   | RXLBDCENB   | R/W  | 0       | <ul> <li>Receive deactivation loopback code enable</li> <li>This bit enables the receive loopback deactivation code detection.</li> <li>Receive loopback deactivation code is detected by writing the expected receive deactivation loopback code in this register and enabling it using this bit.</li> <li>The length and format of the Receive loopback deactivation code is determined by the Loopback Code Control Register.</li> <li>0 = Disables the receive loopback code deactivation detection.</li> <li>1 = Enables the receive loopback code deactivation detection.</li> </ul> |

### 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION



### TABLE 59: LOOPBACK CODE CONTROL REGISTER - CODE 4 (LCCR4)

#### HEX ADDRESS: 0xN149

| Віт | FUNCTION              | Түре | DEFAULT |                        | DESCRIPTION-OPERATION                                                                                                    |
|-----|-----------------------|------|---------|------------------------|--------------------------------------------------------------------------------------------------------------------------|
| 7-6 | RXLBCALEN[1:0]        | R/W  | 00      | This bit determines th | Code Activation Length<br>he receive loopback code activation length.<br>s supported as presented in the table below:    |
|     |                       |      |         | RXLBCALEN[1:0]         | RECEIVE LOOPBACK CODE ACTIVATION<br>LENGTH                                                                               |
|     |                       |      |         | 00                     | Selects 4-bit receive loopback code activa-<br>tion Sequence                                                             |
|     |                       |      |         | 01                     | Selects 5-bit receive loopback code activa-<br>tion Sequence                                                             |
|     |                       |      |         | 10                     | Selects 6-bit receive loopback code activa-<br>tion Sequence                                                             |
|     |                       |      |         | 11                     | Selects 7-bit receive loopback code activa-<br>tion Sequence                                                             |
| 5-4 | RXLBCDLEN[1:0] R/W 00 |      | 00      | This bit determines th | Code Deactivation Length<br>he receive loopback code deactivation length.<br>s supported as presented in the table below |
|     |                       |      |         | RXLBCDLEN[1:0]         | RECEIVE LOOPBACK CODE DEACTIVATION<br>LENGTH                                                                             |
|     |                       |      |         | 00                     | Selects 4-bit receive loopback code deactivation Sequence                                                                |
|     |                       |      |         | 01                     | Selects 5-bit receive loopback code deacti-<br>vation Sequence                                                           |
|     |                       |      |         | 10                     | Selects 6-bit receive loopback code deacti-<br>vation Sequence                                                           |
|     |                       |      |         | 11                     | Selects 7-bit receive loopback code deacti-<br>vation Sequence                                                           |
|     |                       |      |         |                        |                                                                                                                          |
| 3-2 | Reserved              | R/W  | 00      | Reserved               |                                                                                                                          |
| 1   | FRAMED                | R/W  | 0       | in the transmit path.  | framed or unframed loopback code generation                                                                              |
|     |                       |      |         |                        | med" loopback code for transmission.<br>I" loopback code for transmission.                                               |
|     | Deserved              |      | 0       |                        |                                                                                                                          |
| 0   | Reserved              | R/W  | 0       | Reserved               |                                                                                                                          |



#### TABLE 60: RECEIVE LOOPBACK ACTIVATION CODE REGISTER - CODE 4 (RLACR4) HEX ADDRESS: 0xN14A

| Віт | FUNCTION    | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                              |
|-----|-------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-1 | RXLBAC[6:0] | R/W  | 1010101 | <b>Receive activation loopback code</b><br>These seven bits determine the receive loopback activation code.<br>The MSB of the receive activation loopback code is received first.                                                                                                  |
| 0   | RXLBACENB   | R/W  | 0       | <b>Receive activation loopback code enable</b><br>This bit enables the receive loopback activation code detection.<br>Receive loopback activation code is detected by writing the<br>expected receive activation loopback code in this register and<br>enabling it using this bit. |
|     |             |      |         | The length and format of the Receive loopback activation code is determined by the Loopback Code Control Register.<br>0 = Disables the receive loopback code activation detection.<br>1 = Enables the receive loopback code activation detection.                                  |

#### TABLE 61: RECEIVE LOOPBACK DEACTIVATION CODE REGISTER - CODE 4 (RLDCR4) HEX ADDRESS: 0xN14B

| Віт | FUNCTION    | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----|-------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-1 | RXLBDC[6:0] | R/W  | 1010101 | <b>Receive deactivation loopback code</b><br>These seven bits determine the receive loopback deactivation code.<br>The MSB of the receive deactivation loopback code is received first.                                                                                                                                                                                                                                                                                                                                                                                                    |
| 0   | RXLBDCENB   | R/W  | 0       | <ul> <li>Receive deactivation loopback code enable</li> <li>This bit enables the receive loopback deactivation code detection.</li> <li>Receive loopback deactivation code is detected by writing the expected receive deactivation loopback code in this register and enabling it using this bit.</li> <li>The length and format of the Receive loopback deactivation code is determined by the Loopback Code Control Register.</li> <li>0 = Disables the receive loopback code deactivation detection.</li> <li>1 = Enables the receive loopback code deactivation detection.</li> </ul> |

### 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION



### TABLE 62: LOOPBACK CODE CONTROL REGISTER - CODE 5 (LCCR5)

#### HEX ADDRESS: 0xN14C

| Віт | FUNCTION       | Түре | DEFAULT |                                                                       | DESCRIPTION-OPERATION                                                                                                    |
|-----|----------------|------|---------|-----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|
| 7-6 | RXLBCALEN[1:0] | R/W  | 00      | This bit determines th                                                | Code Activation Length<br>he receive loopback code activation length.<br>s supported as presented in the table below:    |
|     |                |      |         | RXLBCALEN[1:0]                                                        | RECEIVE LOOPBACK CODE ACTIVATION<br>LENGTH                                                                               |
|     |                |      |         | 00                                                                    | Selects 4-bit receive loopback code activa-<br>tion Sequence                                                             |
|     |                |      |         | 01                                                                    | Selects 5-bit receive loopback code activa-<br>tion Sequence                                                             |
|     |                |      |         | 10                                                                    | Selects 6-bit receive loopback code activa-<br>tion Sequence                                                             |
|     |                |      |         | 11                                                                    | Selects 7-bit receive loopback code activa-<br>tion Sequence                                                             |
| 5-4 | RXLBCDLEN[1:0] | R/W  | 00      | This bit determines th                                                | Code Deactivation Length<br>he receive loopback code deactivation length.<br>s supported as presented in the table below |
|     |                |      |         | RXLBCDLEN[1:0]                                                        | RECEIVE LOOPBACK CODE DEACTIVATION<br>LENGTH                                                                             |
|     |                |      |         | 00                                                                    | Selects 4-bit receive loopback code deactivation Sequence                                                                |
|     |                |      |         | 01                                                                    | Selects 5-bit receive loopback code deacti-<br>vation Sequence                                                           |
|     |                |      |         | 10                                                                    | Selects 6-bit receive loopback code deacti-<br>vation Sequence                                                           |
|     |                |      |         | 11                                                                    | Selects 7-bit receive loopback code deacti-<br>vation Sequence                                                           |
|     |                |      |         |                                                                       |                                                                                                                          |
| 3-2 | Reserved       | R/W  | 00      | Reserved                                                              |                                                                                                                          |
| 1   | FRAMED         | R/W  | 0       | Framed Loopback C<br>This bit selects either<br>in the transmit path. | <b>Code</b><br>framed or unframed loopback code generation                                                               |
|     |                |      |         |                                                                       | med" loopback code for transmission.<br>I" loopback code for transmission.                                               |
|     | Deserved       |      | 0       |                                                                       |                                                                                                                          |
| 0   | Reserved       | R/W  | 0       | Reserved                                                              |                                                                                                                          |



#### TABLE 63: RECEIVE LOOPBACK ACTIVATION CODE REGISTER - CODE 5 (RLACR5) HEX ADDRESS: 0xN14D

| Віт | FUNCTION    | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                              |
|-----|-------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-1 | RXLBAC[6:0] | R/W  | 1010101 | <b>Receive activation loopback code</b><br>These seven bits determine the receive loopback activation code.<br>The MSB of the receive activation loopback code is received first.                                                                                                  |
| 0   | RXLBACENB   | R/W  | 0       | <b>Receive activation loopback code enable</b><br>This bit enables the receive loopback activation code detection.<br>Receive loopback activation code is detected by writing the<br>expected receive activation loopback code in this register and<br>enabling it using this bit. |
|     |             |      |         | The length and format of the Receive loopback activation code is determined by the Loopback Code Control Register.<br>0 = Disables the receive loopback code activation detection.<br>1 = Enables the receive loopback code activation detection.                                  |

#### TABLE 64: RECEIVE LOOPBACK DEACTIVATION CODE REGISTER - CODE 5 (RLDCR5) HEX ADDRESS: 0xN14E

| Віт | FUNCTION    | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|-------------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-1 | RXLBDC[6:0] | R/W  | 1010101 | <b>Receive deactivation loopback code</b><br>These seven bits determine the receive loopback deactivation code.<br>The MSB of the receive deactivation loopback code is received first.                                                                                                                                                                                                                        |
| 0   | RXLBDCENB   | R/W  | 0       | Receive deactivation loopback code enable<br>This bit enables the receive loopback deactivation code detection.<br>Receive loopback deactivation code is detected by writing the<br>expected receive deactivation loopback code in this register and<br>enabling it using this bit.<br>The length and format of the Receive loopback deactivation code is<br>determined by the Loopback Code Control Register. |
|     |             |      |         | <ul><li>0 = Disables the receive loopback code deactivation detection.</li><li>1 = Enables the receive loopback code deactivation detection.</li></ul>                                                                                                                                                                                                                                                         |

### 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION



### TABLE 65: LOOPBACK CODE CONTROL REGISTER - CODE 6 (LCCR6)

#### HEX ADDRESS: 0xN14F

| Віт | FUNCTION       | Түре | DEFAULT |                                                                       | DESCRIPTION-OPERATION                                                                                                        |
|-----|----------------|------|---------|-----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | RXLBCALEN[1:0] | R/W  | 00      | This bit determines th                                                | <b>Code Activation Length</b><br>he receive loopback code activation length.<br>s supported as presented in the table below: |
|     |                |      |         | RXLBCALEN[1:0]                                                        | RECEIVE LOOPBACK CODE ACTIVATION<br>LENGTH                                                                                   |
|     |                |      |         | 00                                                                    | Selects 4-bit receive loopback code activa-<br>tion Sequence                                                                 |
|     |                |      |         | 01                                                                    | Selects 5-bit receive loopback code activa-<br>tion Sequence                                                                 |
|     |                |      |         | 10                                                                    | Selects 6-bit receive loopback code activa-<br>tion Sequence                                                                 |
|     |                |      |         | 11                                                                    | Selects 7-bit receive loopback code activa-<br>tion Sequence                                                                 |
| 5-4 | RXLBCDLEN[1:0] | R/W  | 00      | This bit determines th                                                | Code Deactivation Length<br>he receive loopback code deactivation length.<br>s supported as presented in the table below     |
|     |                |      |         | RXLBCDLEN[1:0]                                                        | RECEIVE LOOPBACK CODE DEACTIVATION<br>LENGTH                                                                                 |
|     |                |      |         | 00                                                                    | Selects 4-bit receive loopback code deactivation Sequence                                                                    |
|     |                |      |         | 01                                                                    | Selects 5-bit receive loopback code deacti-<br>vation Sequence                                                               |
|     |                |      |         | 10                                                                    | Selects 6-bit receive loopback code deacti-<br>vation Sequence                                                               |
|     |                |      |         | 11                                                                    | Selects 7-bit receive loopback code deactivation Sequence                                                                    |
|     |                |      |         |                                                                       |                                                                                                                              |
| 3-2 | Reserved       | R/W  | 00      | Reserved                                                              |                                                                                                                              |
| 1   | FRAMED         | R/W  | 0       | Framed Loopback C<br>This bit selects either<br>in the transmit path. | Code<br>framed or unframed loopback code generation                                                                          |
|     |                |      |         |                                                                       | med" loopback code for transmission.<br>I" loopback code for transmission.                                                   |
| 0   | Reserved       | R/W  | 0       | Reserved                                                              |                                                                                                                              |
|     |                |      | U       | 1/2321 460                                                            |                                                                                                                              |



**XRT86VX38** 

#### TABLE 66: RECEIVE LOOPBACK ACTIVATION CODE REGISTER - CODE 6 (RLACR6) HEX ADDRESS: 0xN150

| Віт | FUNCTION    | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----|-------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-1 | RXLBAC[6:0] | R/W  | 1010101 | <b>Receive activation loopback code</b><br>These seven bits determine the receive loopback activation code.<br>The MSB of the receive activation loopback code is received first.                                                                                                                                                                                                                                                                                                                                                                                            |
| 0   | RXLBACENB   | R/W  | 0       | <ul> <li>Receive activation loopback code enable</li> <li>This bit enables the receive loopback activation code detection.</li> <li>Receive loopback activation code is detected by writing the expected receive activation loopback code in this register and enabling it using this bit.</li> <li>The length and format of the Receive loopback activation code is determined by the Loopback Code Control Register.</li> <li>0 = Disables the receive loopback code activation detection.</li> <li>1 = Enables the receive loopback code activation detection.</li> </ul> |

#### TABLE 67: RECEIVE LOOPBACK DEACTIVATION CODE REGISTER - CODE 6 (RLDCR6) HEX ADDRESS: 0xN151

| Віт | FUNCTION    | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----|-------------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-1 | RXLBDC[6:0] | R/W  | 1010101 | <b>Receive deactivation loopback code</b><br>These seven bits determine the receive loopback deactivation code.<br>The MSB of the receive deactivation loopback code is received first.                                                                                                                                                                                                                                                                                                                           |
| 0   | RXLBDCENB   | R/W  | 0       | Receive deactivation loopback code enableThis bit enables the receive loopback deactivation code detection.Receive loopback deactivation code is detected by writing theexpected receive deactivation loopback code in this register andenabling it using this bit.The length and format of the Receive loopback deactivation code isdetermined by the Loopback Code Control Register.0 = Disables the receive loopback code deactivation detection.1 = Enables the receive loopback code deactivation detection. |

# 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

### TABLE 68: DATA LINK CONTROL REGISTER (DLCR3)

### HEX ADDRESS: 0xN153

| Віт | FUNCTION                   | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----|----------------------------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | SLC-96 Data<br>Link Enable | R/W  | 0       | <ul> <li>SLC®96 DataLink Enable</li> <li>This bit permits the user to configure the channel to support the transmission and reception of the "SLC-96 type" of data-link message.</li> <li>0 - Channel does not support the transmission and reception of "SLC-96" type of data-link messages. Regular SF framing bits will be transmitted.</li> <li>1 - Channel supports the transmission and reception of the "SLC-96" type of data-link messages.</li> <li>Note: This bit is only active if the channel has been configured to operate in either the SLC-96 or the ESF Framing formats.</li> </ul>                                                                                                                                                                                                    |
| 6   | MOS ABORT<br>Disable       | R/W  | 0       | <ul> <li>MOS ABORT Disable:</li> <li>This bit permits the user to either enable or disable the "Automatic MOS ABORT" feature within Transmit HDLC Controller # 3. If the user enables this feature, then Transmit HDLC Controller block # 3 will automatically transmit the ABORT Sequence (e.g., a zero followed by a string of 7 consecutive "1s") whenever it abruptly transitions from transmitting a MOS type of message, to transmitting a BOS type of message.</li> <li>If the user disables this feature, then the Transmit HDLC Controller Block # 3 will NOT transmit the ABORT sequence, whenever it abruptly transitions from transmitting a MOS-type of message.</li> <li>0 - Enables the "Automatic MOS Abort" feature</li> <li>1 - Disables the "Automatic MOS Abort" feature</li> </ul> |
| 5   | Rx_FCS_DIS                 | R/W  | 0       | <ul> <li>Receive Frame Check Sequence (FCS) Verification Enable/Disable</li> <li>This bit permits the user to configure the Receive HDLC Controller Block # 3 to compute and verify the FCS value within each incoming LAPD message frame.</li> <li>0 - Enables FCS Verification</li> <li>1 - Disables FCS Verification</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 4   | AutoRx                     | R/W  | 0       | Auto Receive LAPD Message<br>This bit configures the Receive HDLC Controller Block #3 to discard any<br>incoming BOS or LAPD Message frame that exactly match which is currently<br>stored in the Receive HDLC3 buffer.<br>0 = Disables this "AUTO DISCARD" feature<br>1 = Enables this "AUTO DISCARD" feature.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 3   | Tx_ABORT                   | R/W  | 0       | <ul> <li>Transmit ABORT</li> <li>This bit configures the Transmit HDLC Controller Block #3 to transmit an ABORT sequence (string of 7 or more consecutive 1's) to the Remote terminal.</li> <li>0 - Configures the Transmit HDLC Controller Block # 3 to function normally (e.g., not transmit the ABORT sequence).</li> <li>1 - Configures the Transmit HDLC Controller block # 3 to transmit the ABORT Sequence.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                           |





### TABLE 68: DATA LINK CONTROL REGISTER (DLCR3)

HEX ADDRESS: 0xN153

**XRT86VX38** 

| Віт | FUNCTION  | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|-----------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2   | Tx_IDLE   | R/W  | 0       | <ul> <li>Transmit Idle (Flag Sequence Byte)</li> <li>This bit configures the Transmit HDLC Controller Block #3 to unconditionally transmit a repeating string of Flag Sequence octets (0X7E) in the data link channel to the Remote terminal. In normal conditions, the Transmit HDLC Controller block will repeatedly transmit the Flag Sequence octet whenever there is no MOS message to transmit to the remote terminal equipment. However, if the user invokes this "Transmit Idle Sequence" feature, then the Transmit HDLC Controller block will UNCONDITIONALLY transmit a repeating stream of the Flag Sequence octet (thereby overwriting all outbound MOS data-link messages).</li> <li>0 - Configures the Transmit HDLC Controller Block # 3 to transmit data-link information in a "normal" manner.</li> <li>1 - Configures the Transmit HDLC Controller block # 3 to transmit a repeating string of Flag Sequence Octets (0x7E).</li> <li>Note: This bit is ignored if the Transmit HDLC3 controller is operating in the BOS Mode - bit 0 (MOS/BOS) within this register is set to 0.</li> </ul> |
| 1   | Tx_FCS_EN | R/W  | 0       | <ul> <li>Transmit LAPD Message with Frame Check Sequence (FCS)</li> <li>This bit permits the user to configure the Transmit HDLC Controller block # 3 to compute and append FCS octets to the "back-end" of each outbound MOS data-link message.</li> <li>0 - Configures the Transmit HDLC Controller block # 3 to NOT compute and append the FCS octets to the back-end of each outbound MOS data-link message.</li> <li>1 - Configures the Transmit HDLC Controller block # 3 TO COMPUTE and append the FCS octets to the back-end of each outbound MOS data-link message.</li> <li>Note: This bit is ignored if the transmit HDLC3 controller has been configured to operate in the BOS mode - bit 0 (MOS/BOS) within this register is set to 0.</li> </ul>                                                                                                                                                                                                                                                                                                                                                 |
| 0   | MOS/BOS   | R/W  | 0       | <ul> <li>Message Oriented Signaling/Bit Oriented Signaling Send</li> <li>This bit permits the user to enable LAPD transmission through HDLC Controller Block # 3 using either BOS (Bit-Oriented Signaling) or MOS (Message-Oriented Signaling) frames.</li> <li>0 - Transmit HDLC Controller block # 3 BOS message Send.</li> <li>1 - Transmit HDLC Controller block # 3 MOS message Send.</li> <li>Note: This is not an Enable bit. This bit must be set to "0" each time a BOS is to be sent.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

# 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION



HEX ADDRESS: 0xN154

| Віт | FUNCTION                    | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----|-----------------------------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | TxHDLC3 BUFAvail/<br>BUFSel | R/W  | 0       | <ul> <li>Transmit HDLC3 Buffer Available/Buffer Select</li> <li>This bit has different functions, depending upon whether the user is writing to or reading from this register, as depicted below.</li> <li>If the user is writing data into this register bit:</li> <li>0 - Configures the Transmit HDLC3 Controller to read out and transmit the data, residing within "Transmit HDLC3 Buffer # 0", via the Data Link channel to the remote terminal equipment.</li> <li>1 - Configures the Transmit HDLC3 Controller to read out and transmit the data, residing within the "Transmit HDLC3 Buffer #1", via the Data Link channel to the remote terminal equipment.</li> <li>1 - Configures the Transmit HDLC3 Controller to read out and transmit the data, residing within the "Transmit HDLC3 Buffer #1", via the Data Link channel to the remote terminal equipment.</li> <li>If the user is reading data from this register bit:</li> <li>0 - Indicates that "Transmit HDLC3 Buffer # 0" is the next available buffer. In this case, if the user wishes to write in the contents of a new "outbound" Data Link Message into the Transmit HDLC3 Message Buffer, he/she should proceed to write this message into "Transmit HDLC3 Buffer # 0" - Address location: 0xN600.</li> <li>1 - Indicates that "Transmit HDLC3 Buffer # 1" is the next available buffer. In this case, if the user wishes to write in the contents of a new "outbound" Data Link Message into the Transmit HDLC3 Message Buffer, he/she should proceed to write this message into "Transmit HDLC3 Buffer # 1" - Address location: 0xN700.</li> <li>NOTE: If one of these Transmit HDLC3 buffers contain a message which has yet to be completely read-in and processed for transmission by the Transmit HDLC3 controller, then this bit will automatically reflect the value corresponding to the next available buffer when it is read. Changing this bit to the inuse buffer is not permitted.</li> </ul> |
| 6-0 | TDLBC[6:0]                  | R/W  | 0000000 | <ul> <li>Transmit HDLC3 Message - Byte Count</li> <li>The exact function of these bits depends on whether the Transmit<br/>HDLC 3 Controller is configured to transmit MOS or BOS messages<br/>to the Remote Terminal Equipment.</li> <li>In BOS MODE:</li> <li>These bit fields contain the number of repetitions the BOS message<br/>must be transmitted before the Transmit HDLC3 controller gener-<br/>ates the Transmit End of Transfer (TxEOT) interrupt and halts trans-<br/>mission. If these fields are set to 00000000, then the BOS message<br/>will be transmitted for an indefinite number of times.</li> <li>In MOS MODE:</li> <li>These bit fields contain the length, in number of octets, of the mes-<br/>sage to be transmitted. The length of MOS message specified in<br/>these bits include header bytes such as the SAPI, TEI, Control field,<br/>however, it does not include the FCS bytes.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |





### TABLE 70: RECEIVE DATA LINK BYTE COUNT REGISTER (RDLBCR3)

HEX ADDRESS: 0xN155

**XRT86VX38** 

| Віт | FUNCTION   | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RBUFPTR    | R/W  | 0       | <ul> <li>Receive HDLC2 Buffer-Pointer</li> <li>This bit Identifies which Receive HDLC3 buffer contains the most recently received HDLC3 message.</li> <li>0 - Indicates that Receive HDLC3 Buffer # 0 contains the contents of the most recently received HDLC message.</li> <li>1 - Indicates that Receive HDLC3 Buffer # 1 contains the contents of the most recently received HDLC3 Buffer # 1 contains the contents of the most recently received HDLC3 Buffer # 1 contains the contents of the most recently received HDLC3 Buffer # 1 contains the contents of the most recently received HDLC3 Buffer # 1 contains the contents of the most recently received HDLC3 Buffer # 1 contains the contents of the most recently received HDLC message.</li> </ul>                                                                               |
| 6-0 | RDLBC[6:0] | R/W  | 0000000 | Receive HDLC Message - byte count<br>The exact function of these bits depends on whether the Receive<br>HDLC Controller Block #3 is configured to receive MOS or BOS<br>messages.<br>In BOS Mode:<br>These seven bits contain the number of repetitions the BOS mes-<br>sage must be received before the Receive HDLC3 controller gener-<br>ates the Receive End of Transfer (RxEOT) interrupt. If these bits are<br>set to "0000000", the message will be received indefinitely and no<br>Receive End of Transfer (RxEOT) interrupt will be generated.<br>In MOS Mode:<br>These seven bits contain the size in bytes of the HDLC3 message<br>that has been received and written into the Receive HDLC buffer.<br>The length of MOS message shown in these bits include header<br>bytes such as the SAPI, TEI, Control field, AND the FCS bytes. |

### 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION



### TABLE 71: LOOPBACK CODE CONTROL REGISTER - CODE 7 (LCCR7)

#### HEX ADDRESS: 0xN156

| Віт | FUNCTION       | Түре | DEFAULT |                        | DESCRIPTION-OPERATION                                                                                                    |
|-----|----------------|------|---------|------------------------|--------------------------------------------------------------------------------------------------------------------------|
| 7-6 | RXLBCALEN[1:0] | R/W  | 00      | This bit determines th | Code Activation Length<br>he receive loopback code activation length.<br>s supported as presented in the table below:    |
|     |                |      |         | RXLBCALEN[1:0]         | RECEIVE LOOPBACK CODE ACTIVATION<br>LENGTH                                                                               |
|     |                |      |         | 00                     | Selects 4-bit receive loopback code activa-<br>tion Sequence                                                             |
|     |                |      |         | 01                     | Selects 5-bit receive loopback code activa-<br>tion Sequence                                                             |
|     |                |      |         | 10                     | Selects 6-bit receive loopback code activa-<br>tion Sequence                                                             |
|     |                |      |         | 11                     | Selects 7-bit receive loopback code activa-<br>tion Sequence                                                             |
| 5-4 | RXLBCDLEN[1:0] | R/W  | 00      | This bit determines th | Code Deactivation Length<br>he receive loopback code deactivation length.<br>s supported as presented in the table below |
|     |                |      |         | RXLBCDLEN[1:0]         | RECEIVE LOOPBACK CODE DEACTIVATION<br>LENGTH                                                                             |
|     |                |      |         | 00                     | Selects 4-bit receive loopback code deactivation Sequence                                                                |
|     |                |      |         | 01                     | Selects 5-bit receive loopback code deacti-<br>vation Sequence                                                           |
|     |                |      |         | 10                     | Selects 6-bit receive loopback code deacti-<br>vation Sequence                                                           |
|     |                |      |         | 11                     | Selects 7-bit receive loopback code deacti-<br>vation Sequence                                                           |
|     |                |      |         |                        |                                                                                                                          |
| 3-2 | Reserved       | R/W  | 00      | Reserved               |                                                                                                                          |
| 1   | FRAMED         | R/W  | 0       | in the transmit path.  | framed or unframed loopback code generation                                                                              |
|     |                |      |         |                        | med" loopback code for transmission.                                                                                     |
| L   |                |      | -       |                        | " loopback code for transmission.                                                                                        |
| 0   | Reserved       | R/W  | 0       | Reserved               |                                                                                                                          |



#### TABLE 72: RECEIVE LOOPBACK ACTIVATION CODE REGISTER - CODE 7 (RLACR7) HEX ADDRESS: 0xN157

| Віт | FUNCTION    | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                              |
|-----|-------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-1 | RXLBAC[6:0] | R/W  | 1010101 | <b>Receive activation loopback code</b><br>These seven bits determine the receive loopback activation code.<br>The MSB of the receive activation loopback code is received first.                                                                                                  |
| 0   | RXLBACENB   | R/W  | 0       | <b>Receive activation loopback code enable</b><br>This bit enables the receive loopback activation code detection.<br>Receive loopback activation code is detected by writing the<br>expected receive activation loopback code in this register and<br>enabling it using this bit. |
|     |             |      |         | The length and format of the Receive loopback activation code is determined by the Loopback Code Control Register.<br>0 = Disables the receive loopback code activation detection.<br>1 = Enables the receive loopback code activation detection.                                  |

#### TABLE 73: RECEIVE LOOPBACK DEACTIVATION CODE REGISTER - CODE 7 (RLDCR7) HEX ADDRESS: 0xN158

| Віт | FUNCTION    | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                  |
|-----|-------------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-1 | RXLBDC[6:0] | R/W  | 1010101 | <b>Receive deactivation loopback code</b><br>These seven bits determine the receive loopback deactivation code.<br>The MSB of the receive deactivation loopback code is received first.                                                |
| 0   | RXLBDCENB   | R/W  | 0       | Receive deactivation loopback code enable                                                                                                                                                                                              |
|     |             |      |         | This bit enables the receive loopback deactivation code detection.<br>Receive loopback deactivation code is detected by writing the<br>expected receive deactivation loopback code in this register and<br>enabling it using this bit. |
|     |             |      |         | The length and format of the Receive loopback deactivation code is determined by the Loopback Code Control Register.                                                                                                                   |
|     |             |      |         | <ul><li>0 = Disables the receive loopback code deactivation detection.</li><li>1 = Enables the receive loopback code deactivation detection.</li></ul>                                                                                 |



### TABLE 74: BERT CONTROL REGISTER (BCR)

#### HEX ADDRESS: 0xN163

| Віт | FUNCTION  | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                    |
|-----|-----------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | Reserved  | R/W  | 0       | Reserved                                                                                                                                                                                                                                                 |
| 3-0 | BERT[3:0] | R/W  | 0000    | BERT Pattern Select<br>0010 =PRBS X20 + X3 + 1<br>0011 = QRSS X20 + X17 + 1<br>0100 = All Ones<br>0101 = All Zeros<br>0110 = 3 in 24<br>0111 = 1 in 8<br>1000 = 55 Octet Pattern<br>1001 = Daly Pattern<br>1010 = PRBS X20 + X17 + 1<br>Others = Invalid |

### **BERT Pattern Definitions**

3 in 24

0001 0001 0000 0001 0000 0000 ...

#### 1 in 8

0000 0010 ...

#### 55 Octet (Unframed)

This pattern is shown in HEX format for simplification purposes.

#### **Daly Pattern (Framed)**

This pattern is shown in HEX format for simplification purposes.

### 1.1 T1 Synchronization status message

T1 synchronization messages are sent through the FDL (Facility Data Link) bits by using a BOC (Bit Oriented Code) controller within the XRT86VX38 device. The most right bit position in the BOC code is sent first. The SSM message that are used in typical BITS applications are shown below. These messages are defined in specification ANSI T1.101-1999.

| QUALITY LEVEL   | DESCRIPTION                              | BOC CODE          |
|-----------------|------------------------------------------|-------------------|
| 1               | Stratum 1 Traceable                      | 00000100 1111111  |
| 2               | Synchronized Traceability Unknown        | 00001000 1111111  |
| 3               | Stratum 2 Traceable                      | 00001100 1111111  |
| 4               | Stratum 3 Traceable                      | 00010000 1111111  |
| 5               | SONET Minimum Clock Traceable            | 00100010 1111111  |
| 6               | Stratum 4 Traceable                      | 00101000 11111111 |
| 7               | Do Not Use for Synchronization           | 00110000 11111111 |
| User Assignable | Reserved for Network Synchronization Use | 01000000 11111111 |

#### TABLE 75: T1 SSM MESSAGES

### 1.2 T1 BOC Receiver

If enabled, the T1 BOC receiver will monitor the FDL bits for SSM messages with various features being supported. Some of these features are Change of Status Alarm, 3 independent pre-set codes for matching validation (each having its own alarm), filter settings for consecutive pattern qualification, and many more.

**NOTE:** If the receive BOC is enabled, the part will still report BOS and MOS messages as described in the register descriptions.

### 1.3 T1 BOC Transmitter

The T1 BOC transmitter will automatically insert an SSM message in the correct FDL bit positions if enabled. Once the message is stored in the TFDL register, Bit 0=1 sends the message, automatically followed by the Abort Sequence.



| TABLE 76: SSM BOC CONTROL REGISTER (BOCCR 0xN170H) |
|----------------------------------------------------|
|----------------------------------------------------|

| BIT7    | BIT6     | BIT5 | BIT4  | BIT3       | BIT2     | BIT1 | BIT0       |
|---------|----------|------|-------|------------|----------|------|------------|
| TxABORT | RMF[1:0] |      | RBOCE | BOCR       | RBF[1:0] |      | SBOC       |
| R/W     | R/W      | R/W  | R/W   | Auto Clear | R/W      | R/W  | Auto Clear |
| 0       | 0        | 0    | 0     | 0          | 0        | 0    | 0          |

#### BIT 7 - Transmit Abort Sequence Enable

By default, the transmitter will send an IDLE flag after the SSM message (unless continous is set). To send an Abort sequence to over write the IDLE flag, set this bit to '1'.

} 0 - Disabled

} 1 - Enable TxABORT

#### BITS [6:5] - Receive Match Filter Bits

These bits are used to set the number of consecutive error free patterns that must be received before the receive Match Event is set. This filter can be set to any message, not just a Valid SSM message. This filter does NOT apply to the RFDL valid message or alarm indication. The RFDL alarm and valid register have their own filter. See BITS [2:1] of this register.

} 00 - None

} 01 - 3 consecutive patterns

} 10 - 5 consecutive patterns

} 11 - 7 consecutive patterns

#### **BIT 4 - Receive BOC Enable**

This bit is used to enable the BOC receiver. If this bit is set to "0", only standard BOS messages will be processed by the HDLC controller. For clarification, BOC messages can only be processed through the FDL bits.

} 0 - Disabled

} 1 - Enable Receive BOC

#### **BIT 3 - BOC Reset**

This bit is used to reset the receive BOC controller. The function of this bit is to reset all the BOC register values to their default values, except the BOC Interrupt registers. This register bit is automatically set back to '0' so that the user only needs to write '1' to send a subsequent reset.

} 1 - Reset BOC

#### BITS [2:1] - Receive BOC Filter Bits

These bits are used to set the number of consecutive error free patterns that must be received before the receive BOC alarm indication is set and the RFDL Valid Register is updated. This filter does NOT apply to the RFDL Matching Event registers. The 3 RFDL Matching Event Registers have a separate filter that applies equally to all three matching registers. Therefore, there are a total of 2 filters.

} 00 - None

- } 01 3 consecutive patterns
- } 10 5 consecutive patterns
- } 11 7 consecutive patterns

#### BIT 0 - Send BOC Message

This bit is used to transmit the stored BOC message in the transmit FDL register. This register bit is automatically set back to '0' so that the user only needs to write '1' to send a subsequent BOC message.

- } 0 Normal Operation
- } 1 Send BOC Message



| TABLE 77: SSM RECEIVE FDL REGISTER (RFDLR 0xN171H) |
|----------------------------------------------------|
|----------------------------------------------------|

| BIT7 | BIT6  | BIT5 | BIT4      | BIT3 | BIT2 | BIT1 | BIT0 |  |  |
|------|-------|------|-----------|------|------|------|------|--|--|
| Rese | erved |      | RBOC[5:0] |      |      |      |      |  |  |
| RO   | RO    | RO   | RO        | RO   | RO   | RO   | RO   |  |  |
| 0    | 0     | 0    | 0         | 0    | 0    | 0    | 0    |  |  |

#### BITS [7:6] - Reserved

#### BITS [5:0] - Receive BOC Message

These bits contain the most recently received BOC message if the filter setting has been meet in bits[2:1] of register 0xn170h.



| BIT7 | BIT6  | BIT5 | BIT4 | BIT3        | BIT2 | BIT1 | BIT0 |
|------|-------|------|------|-------------|------|------|------|
| Rese | erved |      |      | RFDLM1[5:0] |      |      |      |
| R/W  | R/W   | R/W  | R/W  | R/W         | R/W  | R/W  | R/W  |
| 0    | 0     | 0    | 0    | 0           | 0    | 0    | 0    |

#### TABLE 78: SSM RECEIVE FDL MATCH 1 REGISTER (RFDLMR1 0xN172H)

#### BITS [7:6] - Reserved

#### BITS [5:0] - Receive FDL Match 1

These bits can be used to set an expected value to be compared to the actual receive FDL message. This register is one of three possible expected values that can be set. Upon a match of this register, an independent alarm will be set. In addition, this register has a filter for consecutive message validation.

#### TABLE 79: SSM RECEIVE FDL MATCH 2 REGISTER (RFDLMR2 0xN173H)

| BIT7     | BIT6 | BIT5        | BIT4 | BIT3 | BIT2 | BIT1 | BIT0 |  |
|----------|------|-------------|------|------|------|------|------|--|
| Reserved |      | RFDLM2[5:0] |      |      |      |      |      |  |
| R/W      | R/W  | R/W         | R/W  | R/W  | R/W  | R/W  | R/W  |  |
| 0        | 0    | 0           | 0    | 0    | 0    | 0    | 0    |  |

#### BITS [7:6] - Reserved

#### BITS [5:0] - Receive FDL Match 2

These bits can be used to set an expected value to be compared to the actual receive FDL message. This register is one of three possible expected values that can be set. Upon a match of this register, an independent alarm will be set. In addition, this register has a filter for consecutive message validation.

| BIT7 | BIT6  | BIT5 | BIT4 | BIT3        | BIT2 | BIT1 | BIT0 |
|------|-------|------|------|-------------|------|------|------|
| Rese | erved |      |      | RFDLM3[5:0] |      |      |      |
| R/W  | R/W   | R/W  | R/W  | R/W         | R/W  | R/W  | R/W  |
| 0    | 0     | 0    | 0    | 0           | 0    | 0    | 0    |

#### TABLE 80: SSM RECEIVE FDL MATCH 3 REGISTER (RFDLMR3 0xN174H)

#### BITS [7:6] - Reserved

#### BITS [5:0] - Receive FDL Match 3

These bits can be used to set an expected value to be compared to the actual receive FDL message. This register is one of three possible expected values that can be set. Upon a match of this register, an independent alarm will be set. In addition, this register has a filter for consecutive message validation.



|      |       |           |      |      |      | ,    |      |
|------|-------|-----------|------|------|------|------|------|
| BIT7 | BIT6  | BIT5      | BIT4 | BIT3 | BIT2 | BIT1 | BIT0 |
| Res  | erved | TBOC[5:0] |      |      |      |      |      |
| RW   | RW    | RW        | RW   | RW   | RW   | RW   | RW   |
| 0    | 0     | 0         | 0    | 0    | 0    | 0    | 0    |

TABLE 81: SSM TRANSMIT FDL REGISTER (TFDLR 0xN175H)

#### BITS [7:6] - Reserved

#### BITS [5:0] - Transmit BOC Message

These bits are used to store the BOC message to be transmitted out the FDL bits. Once the message has been stored in this register, Bit 0 within the BOC Control Register is used to automatically transmit the message.

| TABLE 82: SSM TRANSMIT BYTE COUNT REGISTER (TBCR 0xN176H) |
|-----------------------------------------------------------|
|-----------------------------------------------------------|

| BIT7      | BIT6 | BIT5 | BIT4 | BIT3 | BIT2 | BIT1 | BIT0 |  |
|-----------|------|------|------|------|------|------|------|--|
| TBCR[7:0] |      |      |      |      |      |      |      |  |
| RW        | RW   | RW   | RW   | RW   | RW   | RW   | RW   |  |
| 0         | 0    | 0    | 0    | 0    | 0    | 0    | 1    |  |

#### BITS [7:0] - Transmit Byte Count Value

These bits are used to store the amount of repetitions the Transmit BOC message will be sent before an Abort sequence. The default value is "1". If "0" is programmed into this register, the transmit BOC will be set continuously. To stop a continuous transmission, the TxBYTE count should be programmed to a definite value, and then re-send the BOC message.

**Note:** The TxBYTE Count register 0xN176h is used to set the number of repetitions for this BOC message before the Abort sequence is sent out. The default is one repetition.



### TABLE 83: RECEIVE DS-0 MONITOR REGISTERS (RDS0MR) HEX ADDRESS: 0xN15F to 0xN16F (NOT INCLUDING 0xN163) AND 0xN1C0 to 0xN1CF

| Віт | FUNCTION    | Түре | DEFAULT  | DESCRIPTION-OPERATION                                                                                                                                                                                                                         |
|-----|-------------|------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | RxDS-0[7:0] | RO   | 00000000 | Receive DS-0 Monitor                                                                                                                                                                                                                          |
|     |             |      |          | The contents of these registers will display a direct copy of the value currently being processed by the receive framer within the selected time slot. This value will reflect the data present at RTIP/RRING before any conditioning occurs. |
|     |             |      |          | TS0 = 0xN15F                                                                                                                                                                                                                                  |
|     |             |      |          | TS1 = 0xN160                                                                                                                                                                                                                                  |
|     |             |      |          | TS2 = 0xN161                                                                                                                                                                                                                                  |
|     |             |      |          | TS3 = 0xN162                                                                                                                                                                                                                                  |
|     |             |      |          | TS4 = 0xN164 (Note: 0xN163 is not used)                                                                                                                                                                                                       |
|     |             |      |          | TS5 = 0xN165                                                                                                                                                                                                                                  |
|     |             |      |          | TS6 = 0xN166                                                                                                                                                                                                                                  |
|     |             |      |          | TS7 = 0xN167                                                                                                                                                                                                                                  |
|     |             |      |          | TS8 = 0xN168                                                                                                                                                                                                                                  |
|     |             |      |          | TS9 = 0xN169                                                                                                                                                                                                                                  |
|     |             |      |          | TS10 = 0xN16A                                                                                                                                                                                                                                 |
|     |             |      |          | TS11 = 0xN16B                                                                                                                                                                                                                                 |
|     |             |      |          | TS12 = 0xN16C                                                                                                                                                                                                                                 |
|     |             |      |          | TS13 = 0xN16D                                                                                                                                                                                                                                 |
|     |             |      |          | TS14 = 0xN16E                                                                                                                                                                                                                                 |
|     |             |      |          | TS15 = 0xN16F                                                                                                                                                                                                                                 |
|     |             |      |          | $TS16 = 0 \times N1C0$                                                                                                                                                                                                                        |
|     |             |      |          | TS17 = 0xN1C1                                                                                                                                                                                                                                 |
|     |             |      |          | TS18 = 0xN1C2                                                                                                                                                                                                                                 |
|     |             |      |          | $TS19 = 0 \times N1C3$                                                                                                                                                                                                                        |
|     |             |      |          | TS20 = 0xN1C4                                                                                                                                                                                                                                 |
|     |             |      |          | TS21 = 0xN1C5                                                                                                                                                                                                                                 |
|     |             |      |          | TS22 = 0xN1C6                                                                                                                                                                                                                                 |
|     |             |      |          | TS23 = 0xN1C7                                                                                                                                                                                                                                 |
|     |             |      |          | <b>NOTE:</b> 0xN1C8 to 0XN1CF are not used in T1                                                                                                                                                                                              |

### TABLE 84: TRANSMIT DS-0 MONITOR REGISTERS (TDS0MR) HEX ADDRESS: 0xN1D0 TO 0xN1EF

| Віт | FUNCTION    | Түре | DEFAULT  | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|-------------|------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | TxDS-0[7:0] | RO   | 00000000 | Transmit DS-0 Monitor                                                                                                                                                                                                                                                                                                                                                                                       |
|     |             |      |          | The contents of these registers will display a direct copy of the value currently being processed by the transmit framer within the selected time slot. This value will reflect the data present at TxSER before any conditioning occurs. For time slot 0, read register 0xN1D0, for time slot 1, read 0xN1D1, etc. up to time slot 23 which is 0xN1E7. For T1 mode, time slots 24 through 31 are not used. |



### TABLE 85: DEVICE ID REGISTER (DEVID)

#### HEX ADDRESS: 0x1FE

**XRT86VX38** 

| Віт | FUNCTION   | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                            |
|-----|------------|------|---------|------------------------------------------------------------------------------------------------------------------|
| 7-0 | DEVID[7:0] | RO   | 0x3C    | <b>DEVID</b><br>This register is used to identify the XRT86VX38 Framer/LIU. The value of this register is 0x3Ch. |

#### TABLE 86: REVISION ID REGISTER (REVID)

#### HEX ADDRESS: 0x1FF

| Віт | FUNCTION   | Түре | DEFAULT  | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                             |
|-----|------------|------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | REVID[7:0] | RO   | 00000010 | <ul> <li><b>REVID</b></li> <li>This register is used to identify the revision number of the XRT86VX38.</li> <li>The value of this register for the first revision is A - 0x01h.</li> <li><b>Note:</b> The content of this register is subject to change when a newer revision of the device is issued.</li> </ul> |

# 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

### TABLE 87: TRANSMIT CHANNEL CONTROL REGISTER 0-23 (TCCR 0-23)

HEX ADDRESS: 0xN300 TO 0xN317

| Віт   | FUNCTION    | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                       |  |  |  |
|-------|-------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 7     | LAPDcntl[1] | R/W  | 1       | Transmit LAPD Co                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                       |  |  |  |
| 6     | LAPDcntl[0] | R/W  | 0       | These bits select which one of the three Transmit LAPD controller is co<br>ured to use D/E time slot (Octets 0-23) for transmitting LAPD message<br>The following table presents the different settings of these two bits.                                                                                                                                                                                         |                                                                                                                                                                                                       |  |  |  |
|       |             |      |         | LAPDCNTL[1:0                                                                                                                                                                                                                                                                                                                                                                                                       | D] LAPD CONTROLLER SELECTED                                                                                                                                                                           |  |  |  |
|       |             |      |         | 00                                                                                                                                                                                                                                                                                                                                                                                                                 | Transmit LAPD Controller 1                                                                                                                                                                            |  |  |  |
|       |             |      |         | 01                                                                                                                                                                                                                                                                                                                                                                                                                 | Transmit LAPD Controller 2                                                                                                                                                                            |  |  |  |
|       |             |      |         | 10                                                                                                                                                                                                                                                                                                                                                                                                                 | The TxDE[1:0] bits in the Transmit Signaling and<br>Data Link Select Register (TSDLSR - Register<br>Address - 0xN10A, bit 3-2) determine the data<br>source for D/E time slots.                       |  |  |  |
|       |             |      |         | 11                                                                                                                                                                                                                                                                                                                                                                                                                 | Transmit LAPD Controller 3                                                                                                                                                                            |  |  |  |
| 5 - 4 | TxZERO[1:0] | R/W  | 00      | <ul> <li>NOTE: All three Transmit LAPD Controllers can use D/E timeslots transmission. However, only Transmit LAPD Controller 1 can u datalink for transmission. Register 0xN300 represents D/E time s 0, and 0xN317 represents D/E time slot 23.</li> <li>Selects Type of Zero Suppression         These bits select the type of zero code suppression used by the XRT86VX38 device         .         </li> </ul> |                                                                                                                                                                                                       |  |  |  |
|       |             |      |         | TxZERO[1:0]                                                                                                                                                                                                                                                                                                                                                                                                        | TYPE OF ZERO CODE SUPPRESSION SELECTED                                                                                                                                                                |  |  |  |
|       |             |      |         | 00                                                                                                                                                                                                                                                                                                                                                                                                                 | No zero code suppression is used                                                                                                                                                                      |  |  |  |
|       |             |      |         | 01                                                                                                                                                                                                                                                                                                                                                                                                                 | AT&T bit 7 stuffing is used                                                                                                                                                                           |  |  |  |
|       |             |      |         |                                                                                                                                                                                                                                                                                                                                                                                                                    | GTE zero code suppression is used. If GTE zero<br>code suppression is used, bit 8 is stuffed in non-sig-<br>naling frame. Otherwise, bit 7 is stuffed in signaling<br>frame if signaling bit is zero. |  |  |  |
|       |             |      |         |                                                                                                                                                                                                                                                                                                                                                                                                                    | DDS zero code suppression is used. The value<br>0x98 replaces the input data                                                                                                                          |  |  |  |
|       |             |      |         |                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                       |  |  |  |





8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

 TABLE 87: TRANSMIT CHANNEL CONTROL REGISTER 0-23 (TCCR 0-23)

HEX ADDRESS: 0xN300 TO 0xN317

| Віт | FUNCTION    | Түре | DEFAULT |                                                                               | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                          |
|-----|-------------|------|---------|-------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3-0 | TxCond(3:0) | R/W  | 0000    | These bits allow<br>with internally g<br>remote terminal<br>sents the differe | nel Conditioning for Timeslot 0 to 23<br>w the user to substitute the input PCM data (Octets 0-23)<br>enerated Conditioning Codes prior to transmission to the<br>equipment on a per-channel basis. The table below pre-<br>ent conditioning codes based on the setting of these bits.<br>Ses 0xN300 represents time slot 0, and address 0xN317 rep-<br>to 23. |
|     |             |      |         | TxCond[1:0]                                                                   | CONDITIONING CODES                                                                                                                                                                                                                                                                                                                                             |
|     |             |      |         | 0xN / 0xE                                                                     | Contents of timeslot octet are unchanged.                                                                                                                                                                                                                                                                                                                      |
|     |             |      |         | 0x1                                                                           | All 8 bits of the selected timeslot octet are inverted (1's complement)<br>OUTPUT = (TIME_SLOT_OCTET) XOR 0xFF                                                                                                                                                                                                                                                 |
|     |             |      |         | 0x2                                                                           | Even bits of the selected timeslot octet are inverted<br>OUTPUT = (TIME_SLOT_OCTET) XOR 0xAA                                                                                                                                                                                                                                                                   |
|     |             |      |         | 0x3                                                                           | Odd bits of the selected time slot octet are inverted<br>OUTPUT = (TIME_SLOT_OCTET) XOR 0x55                                                                                                                                                                                                                                                                   |
|     |             |      |         | 0x4                                                                           | Contents of the selected timeslot octet will be substituted<br>with the 8 -bit value in the Transmit<br>Programmable User Code Register (0xN320-0xN337),                                                                                                                                                                                                       |
|     |             |      |         | 0x5                                                                           | Contents of the timeslot octet will be substituted with the value 0x7F (BUSY Code)                                                                                                                                                                                                                                                                             |
|     |             |      |         | 0x6                                                                           | Contents of the timeslot octet will be substituted with the value 0xFF (VACANT Code)                                                                                                                                                                                                                                                                           |
|     |             |      |         | 0x7                                                                           | Contents of the timeslot octet will be substituted with the BUSY time slot code (111#_####), where ###### is the Timeslot number                                                                                                                                                                                                                               |
|     |             |      |         | 0x8                                                                           | Contents of the timeslot octet will be substituted with the MOOF code (0x1A)                                                                                                                                                                                                                                                                                   |
|     |             |      |         | 0x9                                                                           | Contents of the timeslot octet will be substituted with the A-Law Digital Milliwatt pattern                                                                                                                                                                                                                                                                    |
|     |             |      |         | 0xA                                                                           | Contents of the timeslot octet will be substituted with the $\mu$ -Law Digital Milliwatt pattern                                                                                                                                                                                                                                                               |
|     |             |      |         | 0xB                                                                           | The MSB (bit 1) of input data is inverted                                                                                                                                                                                                                                                                                                                      |
|     |             |      |         | 0xC                                                                           | All input data except MSB is inverted                                                                                                                                                                                                                                                                                                                          |
|     |             |      |         | 0xD                                                                           | Contents of the timeslot octet will be substituted with the PRBS $X^{15}$ + X $^{14}$ + 1/QRTS pattern                                                                                                                                                                                                                                                         |
|     |             |      |         |                                                                               | <b>Note:</b> PRBS X <sup>15</sup> + X <sup>14</sup> + 1 or QRTS pattern depends on PRBSType selected in the register 0xN123 - bit 7                                                                                                                                                                                                                            |
|     |             |      |         | 0xF                                                                           | D/E time slot - The TxDE[2:0] bits in the Transmit Signal-<br>ing and Data Link Select Register (0xN10A) will determine<br>the data source for D/E time slots.                                                                                                                                                                                                 |
|     |             |      |         |                                                                               |                                                                                                                                                                                                                                                                                                                                                                |

### 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION



### TABLE 88: TRANSMIT USER CODE REGISTER 0-23 (TUCR 0-23)

#### HEX ADDRESS: 0xN320 TO 0xN337

| Віт | FUNCTION  | Түре | DEFAULT   | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                      |
|-----|-----------|------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | TUCR[7:0] | R/W  | b00010111 | Transmit Programmable User code.                                                                                                                                                                                                                                                                                           |
|     |           |      |           | These eight bits allow users to program any code in this register to replace the input PCM data when the Transmit Channel Control Register (TCCR) is configured to replace timeslot octet with pro-<br>grammable user code. (i.e. if TCCR is set to '0x4') The default value of this register is an IDLE Code (b00010111). |



### TABLE 89: TRANSMIT SIGNALING CONTROL REGISTER 0-23 (TSCR 0-23) HEX ADDRESS: 0xN340 to 0xN357

| Віт | FUNCTION | Түре | DEFAULT  | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----|----------|------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | A (x)    | R/W  | See Note | <ul> <li>Transmit Signaling bit A</li> <li>This bit allows user to provide signaling Bit A (Octets 0-23) if</li> <li>Robbed-bit signaling is enabled (Rob_Enb bit of this register set to 1) and if signalling data is inserted from TSCR (TxSIGSRC[1:0] = 01 in this register).</li> <li>Note: Register 0xN340 represents signaling data for Time Slot 0, and 0xN357 represents signaling data for Time Slot 23.</li> </ul> |
| 6   | В (у)    | R/W  | See Note | <ul> <li>Transmit Signaling bit B</li> <li>This bit allows user to provide signaling Bit B (Octets 0-23) if</li> <li>Robbed-bit signaling is enabled (Rob_Enb bit of this register set to 1) and if signalling data is inserted from TSCR (TxSIGSRC[1:0] = 01 in this register).</li> <li>Note: Register 0xN340 represents signaling data for Time Slot 0, and 0xN357 represents signaling data for Time Slot 23.</li> </ul> |
| 5   | C (x)    | R/W  | See Note | <ul> <li>Transmit Signaling bit C</li> <li>This bit allows user to provide signaling Bit C (Octets 0-23) if</li> <li>Robbed-bit signaling is enabled (Rob_Enb bit of this register set to 1) and if signalling data is inserted from TSCR (TxSIGSRC[1:0] = 01 in this register).</li> <li>Note: Register 0xN340 represents signaling data for Time Slot 0, and 0xN357 represents signaling data for Time Slot 23.</li> </ul> |
| 4   | D (x)    | R/W  | See Note | <ul> <li>Transmit Signaling bit D</li> <li>This bit allows user to provide signaling Bit D (Octets 0-23) if</li> <li>Robbed-bit signaling is enabled (Rob_Enb bit of this register set to 1) and if signalling data is inserted from TSCR (TxSIGSRC[1:0] = 01 in this register).</li> <li>Note: Register 0xN340 represents signaling data for Time Slot 0, and 0xN357 represents signaling data for Time Slot 23.</li> </ul> |
| 3   | Reserved | -    | See Note | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2   | Rob_Enb  | R/W  | See Note | <ul> <li>Robbed-bit signaling enable</li> <li>This bit enables or disables Robbed-bit signaling transmission. If robbed-bit signaling is enabled, signaling data is conveyed in the 8th position of each signaling channel by replacing the original LSB of the voice channel with signaling data.</li> <li>0 = Disables Robbed-bit signaling.</li> <li>1 = Enables Robbed-bit signaling.</li> </ul>                         |

### 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

# A New Direction in Mixed-Signal REV. 1.0.4

#### TABLE 89: TRANSMIT SIGNALING CONTROL REGISTER 0-23 (TSCR 0-23) HEX ADDRESS: 0xN340 to 0xN357

| Віт | FUNCTION    | Түре | DEFAULT  |                                                                          | DESCRIPTION-OPERATION                                                                                                                                                                                                                |  |  |
|-----|-------------|------|----------|--------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1   | TxSIGSRC[1] | R/W  | See Note | Channel signaling                                                        |                                                                                                                                                                                                                                      |  |  |
| 0   | TxSIGSRC[0] | R/W  | See Note | These bits determine the source for signaling information, see ta below. |                                                                                                                                                                                                                                      |  |  |
|     |             |      |          | TxSIGSRC[1:0]                                                            | SIGNALING SOURCE SELECTED                                                                                                                                                                                                            |  |  |
|     |             |      |          | 00/11                                                                    | Signaling data is inserted from input PCM data (TxSERn pin)                                                                                                                                                                          |  |  |
|     |             |      |          | 01                                                                       | Signaling data is inserted from this register (TSCRs).                                                                                                                                                                               |  |  |
|     |             |      |          | 10                                                                       | Signaling data is inserted from the Transmit<br>Signaling input pin (TxSIG_n) if the Transmit<br>Signaling Interface bit is enabled (i.e.<br>TxFr1544 bit = 1 in the Transmit Interface<br>Control Register (TICR) Register 0xN120), |  |  |

**Note:** The default value for register address 0xN340 = 0xN1, 0xN341-0xN34F = 0xD0, 0xN350 = 0xB3, 0xN351-0xN35F = 0xD0



### TABLE 90: RECEIVE CHANNEL CONTROL REGISTER 0-23 (RCCR 0-23)

HEX ADDRESS: 0xN360 TO 0xN377

**XRT86VX38** 

| Віт | FUNCTION    | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                            |   |  |  |  |
|-----|-------------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--|--|--|
| 7   | LAPDcntl[1] | R/W  | 1       | Receive LAPD Control                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                            |   |  |  |  |
| 6   | LAPDcntl[0] | R/W  | 0       | These bits select which one of the three Receive LAPD controller will be configured to use D/E time slot (Octets 0-23) for receiving LAPD messag                                                                                                                                                                                                                                                    |                                                                                                                                                                                            |   |  |  |  |
|     |             |      |         | LAPDCNTL[1:0]                                                                                                                                                                                                                                                                                                                                                                                       | RECEIVE LAPD CONTROLLER SELECTED                                                                                                                                                           |   |  |  |  |
|     |             |      |         | 00                                                                                                                                                                                                                                                                                                                                                                                                  | Receive LAPD Controller 1                                                                                                                                                                  |   |  |  |  |
|     |             |      |         | 01                                                                                                                                                                                                                                                                                                                                                                                                  | Receive LAPD Controller 2                                                                                                                                                                  |   |  |  |  |
|     |             |      |         | 10                                                                                                                                                                                                                                                                                                                                                                                                  | The RxDE[1:0] bits in the Receive Signaling<br>and Data Link Select Register (RSDLSR -<br>Address - 0xN10C) determine the data<br>source for Receive D/E time slots.                       |   |  |  |  |
|     |             |      |         | 11                                                                                                                                                                                                                                                                                                                                                                                                  | Receive LAPD Controller 3                                                                                                                                                                  |   |  |  |  |
| 5-4 | RxZERO[1:0] | R/W  | 00      | <ul> <li>NOTE: All three LAPD Controller can use D/E timeslots for receiving L messages. However, only LAPD Controller 1 can use datalin reception.</li> <li>NOTE: Register 0xN360 represents D/E time slot 0, and 0xN377 represented D/E time slot 23.</li> <li>Type of Zero Suppression         These bits select the type of zero code suppression used by the XRT86VX38 device.     </li> </ul> |                                                                                                                                                                                            |   |  |  |  |
|     |             |      |         | RxZERO[1:0]                                                                                                                                                                                                                                                                                                                                                                                         | TYPE OF ZERO CODE SUPPRESSION<br>SELECTED                                                                                                                                                  |   |  |  |  |
|     |             |      |         | 00                                                                                                                                                                                                                                                                                                                                                                                                  | No zero code suppression is used                                                                                                                                                           | 1 |  |  |  |
|     |             |      |         | 01                                                                                                                                                                                                                                                                                                                                                                                                  | AT&T bit 7 stuffing is used                                                                                                                                                                | 1 |  |  |  |
|     |             |      |         | 10                                                                                                                                                                                                                                                                                                                                                                                                  | GTE zero code suppression is used. If GTE zero code suppression is used, bit 8 is stuffed in non-signaling frame. Otherwise, bit 7 is stuffed in signaling frame if signaling bit is zero. |   |  |  |  |
|     |             |      |         | 11                                                                                                                                                                                                                                                                                                                                                                                                  | DDS zero code suppression is used. The value 0x98 replaces the input data                                                                                                                  |   |  |  |  |

# 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

# TABLE 90: RECEIVE CHANNEL CONTROL REGISTER 0-23 (RCCR 0-23)

HEX ADDRESS: 0xN360 TO 0xN377

| Віт | FUNCTION    | Түре | DEFAULT |                                                                                                   | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                          |
|-----|-------------|------|---------|---------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3-0 | RxCOND[3:0] | R/W  | 0000    | These bits allow<br>internally gene<br>plane interface<br>ent conditioning<br><b>NOTE:</b> Regist | nel Conditioning for Timeslot 0 to 23<br>w the user to substitute the input line data (Octets 0-23) with<br>rated Conditioning Codes prior to transmission to the back-<br>on a per-channel basis. The table below presents the differ-<br>g codes based on the setting of these bits.<br>ter address 0xN300 represents time slot 0, and address<br>7 represents time slot 23. |
|     |             |      |         | RxCond[1:0]                                                                                       | CONDITIONING CODES                                                                                                                                                                                                                                                                                                                                                             |
|     |             |      |         | 0xN / 0xE                                                                                         | Contents of timeslot octet are unchanged.                                                                                                                                                                                                                                                                                                                                      |
|     |             |      |         | 0x1                                                                                               | All 8 bits of the selected timeslot octet are inverted (1's complement)<br>OUTPUT = (TIME_SLOT_OCTET) XOR 0xFF                                                                                                                                                                                                                                                                 |
|     |             |      |         | 0x2                                                                                               | Even bits of the selected timeslot octet are inverted<br>OUTPUT = (TIME_SLOT_OCTET) XOR 0xAA                                                                                                                                                                                                                                                                                   |
|     |             |      |         | 0x3                                                                                               | Odd bits of the selected time slot octet are inverted<br>OUTPUT = (TIME_SLOT_OCTET) XOR 0x55                                                                                                                                                                                                                                                                                   |
|     |             |      |         | 0x4                                                                                               | Contents of the selected timeslot octet will be substituted<br>with the 8 -bit value in the Receive<br>Programmable User Code Register (0xN380-0xN397),                                                                                                                                                                                                                        |
|     |             |      |         | 0x5                                                                                               | Contents of the timeslot octet will be substituted with the value 0x7F (BUSY Code)                                                                                                                                                                                                                                                                                             |
|     |             |      |         | 0x6                                                                                               | Contents of the timeslot octet will be substituted with the value 0xFF (VACANT Code)                                                                                                                                                                                                                                                                                           |
|     |             |      |         | 0x7                                                                                               | Contents of the timeslot octet will be substituted with the BUSY time slot code (111#_####), where ##### is the Timeslot number                                                                                                                                                                                                                                                |
|     |             |      |         | 0x8                                                                                               | Contents of the timeslot octet will be substituted with the MOOF code $(0x1A)$                                                                                                                                                                                                                                                                                                 |
|     |             |      |         | 0x9                                                                                               | Contents of the timeslot octet will be substituted with the A-Law Digital Milliwatt pattern                                                                                                                                                                                                                                                                                    |
|     |             |      |         | 0xA                                                                                               | Contents of the timeslot octet will be substituted with the $\mu\text{-Law}$ Digital Milliwatt pattern                                                                                                                                                                                                                                                                         |
|     |             |      |         | 0xB                                                                                               | The MSB (bit 1) of input data is inverted                                                                                                                                                                                                                                                                                                                                      |
|     |             |      |         | 0xC                                                                                               | All input data except MSB is inverted                                                                                                                                                                                                                                                                                                                                          |
|     |             |      |         | 0xD                                                                                               | Contents of the timeslot octet will be substituted with the PRBS $X^{15} + X^{14} + 1/QRTS$ pattern                                                                                                                                                                                                                                                                            |
|     |             |      |         |                                                                                                   | <b>Note:</b> PRBS X <sup>15</sup> + X <sup>14</sup> + 1 or QRTS pattern depends on PRBSType selected in the register 0xN123 - bit 7                                                                                                                                                                                                                                            |
|     |             |      |         | 0xF                                                                                               | D/E time slot - The RxDE[2:0] bits in the Transmit Signal-<br>ing and Data Link Select Register (0xN10C) will determine<br>the data source for Receive D/E time slots.                                                                                                                                                                                                         |
|     |             |      |         |                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                |



### TABLE 91: RECEIVE USER CODE REGISTER 0-23 (RUCR 0-23)

HEX ADDRESS: 0xN380 TO 0xN397

**XRT86VX38** 

| Віт | FUNCTION    | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                     |
|-----|-------------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | RxUSER[7:0] | R/W  |         | <b>Receive Programmable User code.</b><br>These eight bits allow users to program any code in this register to replace the received data when the Receive Channel Control Register (RCCR) is configured to replace timeslot octet with the receive programmable user code. (i.e. if RCCR is set to '0x4') |

### 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION



### TABLE 92: RECEIVE SIGNALING CONTROL REGISTER 0-23 (RSCR 0-23)

#### HEX ADDRESS: 0xN3A0 TO 0xN3B7

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----|----------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6   | SIGC_ENB | R/W  | 0       | Signaling substitution enable<br>This bit enables or disables signaling substitution on the receive<br>side. Once signaling substitution is enabled, received signaling bits<br>ABCD will be substituted with the ABCD values in the Receive Sub-<br>stitution Signaling Register (RSSR).<br>Signaling substitution only occurs in the output PCM data<br>(RxSERn). Receive Signaling Array Register (RSAR - Address<br>0xN500-0xN51F) and the external Signaling bus (RxSIG_n) output<br>pin will not be affected.<br>0 = Disables signaling substitution on the receive side.<br>1 = Enables signaling substitution on the receive side.                                                                                                         |
| 5   | OH_ENB   | R/W  | 0       | Signaling OH interface output enable<br>This bit enables or disables signaling information to output via the<br>Receive Overhead pin (RxOH_n). The signaling information in the<br>receive signaling array registers (RSAR - Address 0xN500-0xN51F)<br>is output to the receive overhead output pin (RxOH_n) if this bit is<br>enabled.<br>0 = Disables signaling information to output via RxOH_n.<br>1 = Enables signaling information to output via RxOH_n.                                                                                                                                                                                                                                                                                     |
| 4   | DEB_ENB  | R/W  | 0       | <ul> <li>Per-channel debounce enable</li> <li>This bit enables or disables the signaling debounce feature.</li> <li>When this feature is enabled, the per-channel signaling state must be in the same state for 2 superframes before the Receive Framer updates signaling information on the Receive Signaling Array Register (RSAR) and the Signaling Pin (RxSIGn). If the signaling bits for two consecutive superframes are not the same, the current state of RSAR and RxSIG will not change.</li> <li>When this feature is disabled, RSAR and RxSIG will be updated as soon as the receive signaling bits have changed.</li> <li>0 = Disables the Signaling Debounce feature.</li> <li>1 = Enables the Signaling Debounce feature.</li> </ul> |



8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

### TABLE 92: RECEIVE SIGNALING CONTROL REGISTER 0-23 (RSCR 0-23)

HEX ADDRESS: 0xN3A0 TO 0xN3B7

| Віт | FUNCTION     | Түре | DEFAULT                                                                                                                                                                                                                                                                                                                                                                          |             | DESCRIPTION-OPERATION                                                                                                                                                                                                     |  |  |
|-----|--------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 3-2 | RxSIGC[1:0]] | R/W  | 00                                                                                                                                                                                                                                                                                                                                                                               |             | tioning [1:0]<br>user to select the format of signaling substitution on<br>usis, as presented in the table below.                                                                                                         |  |  |
|     |              |      |                                                                                                                                                                                                                                                                                                                                                                                  | RxSIGC[1:0] | SIGNALING SUBSTITUTION SCHEMES                                                                                                                                                                                            |  |  |
|     |              |      |                                                                                                                                                                                                                                                                                                                                                                                  | 00          | Substitutes all signaling bits with one.                                                                                                                                                                                  |  |  |
|     |              |      |                                                                                                                                                                                                                                                                                                                                                                                  | 01          | Enables 16-code (A,B,C,D) signaling substi-<br>tution.<br>Users must write to bits 3-0 in the Receive Sig-<br>naling Substitution Register (RSSR) to provide<br>the 16-code (A,B,C,D) signaling substitution val-<br>ues. |  |  |
|     |              |      |                                                                                                                                                                                                                                                                                                                                                                                  | 10          | Enables 4-code (A,B) signaling substitution.<br>Users must write to bits 4-5 in the Receive Sig-<br>naling Substitution Register (RSSR) to provide<br>the 4-code (A,B) signaling substitution values.                     |  |  |
|     |              |      |                                                                                                                                                                                                                                                                                                                                                                                  | 11          | <b>Enables 2-code (A) signaling substitution.</b><br>Users must write to bit 6 in the Receive Signal-<br>ing Substitution Register (RSSR) to provide the<br>2-code (A) signaling substitution values.                     |  |  |
| 1-0 | RxSIGE[1:0]  | R/W  | R/W       00       Receive Signaling Extraction [1:0]         These bits control per-channel signaling extraction as the table below. Signaling information can be extracte Receive Signaling Array Register (RSAR), the Receive Output pin (RxSIG_n) if the Receive SIgnaling Interface or the Receive Overhead Interface output (RxOH_n) is enabled. (bit 5 of this register). |             |                                                                                                                                                                                                                           |  |  |
|     |              |      |                                                                                                                                                                                                                                                                                                                                                                                  | RxSIGE[1:0] | SIGNALING EXTRACTION SCHEMES                                                                                                                                                                                              |  |  |
|     |              |      |                                                                                                                                                                                                                                                                                                                                                                                  | 00          | No signaling information is extracted.                                                                                                                                                                                    |  |  |
|     |              |      |                                                                                                                                                                                                                                                                                                                                                                                  | 01          | Enables 16-code (A,B,C,D) signaling<br>extraction.<br>All signaling bits A,B,C,D will be extracted.                                                                                                                       |  |  |
|     |              |      |                                                                                                                                                                                                                                                                                                                                                                                  | 10          | <b>Enables 4-code (A,B) signaling extraction</b><br>Only signaling bits A,B will be extracted.                                                                                                                            |  |  |
|     |              |      |                                                                                                                                                                                                                                                                                                                                                                                  | 11          | Enables 2-code (A) signaling extraction<br>Only signaling bit A will be extracted.                                                                                                                                        |  |  |
|     |              |      |                                                                                                                                                                                                                                                                                                                                                                                  |             |                                                                                                                                                                                                                           |  |  |

### 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION



# TABLE 93: RECEIVE SUBSTITUTION SIGNALING REGISTER 0-23 (RSSR 0-23)HEX ADDRESS: 0xN3C0 to<br/>0xN3D7

| Віт | FUNCTION          | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                |
|-----|-------------------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | Reserved          | -    | -       | Reserved                                                                                                                                                                                                             |
| 3   | SIG16-A, 4-A, 2-A | R/W  | 0       | <b>16-code/4-code/2-code Signaling Bit A</b><br>This bit provides the value of signaling bit A to substitute the receive<br>signaling bit A when 16-code or 4-code or 2-code signaling substitu-<br>tion is enabled. |
| 2   | SIG16-B, 4-B, 2-A | R/W  | 0       | <b>16-code/4-code Signaling Bit B</b><br>This bit provides the value of signaling bit B to substitute the receive<br>signaling bit B when 16-code or 4-code signaling substitution is<br>enabled.                    |
| 1   | SIG16-C, 4-A, 2-A | R/W  | 0       | <b>16-code Signaling Bit C</b><br>This bit provides the value of signaling bit C to substitute the receive<br>signaling bit C when 16-code signaling substitution is enabled.                                        |
| 0   | SIG16-D, 4-B, 2-A | R/W  | 0       | <b>16-code Signaling Bit D</b><br>This bit provides the value of signaling bit D to substitute the receive<br>signaling bit D when 16-code signaling substitution is enabled.                                        |



## TABLE 94: RECEIVE SIGNALING ARRAY REGISTER 0 TO 23 (RSAR 0-23)

HEX ADDRESS: 0xN500 TO 0xN517

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                         |
|-----|----------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | Reserved | -    | -       | Reserved                                                                                                                                                                      |
| 3   | А        | RO   | 0       | These READ ONLY registers reflect the most recently received sig-                                                                                                             |
| 2   | В        | RO   | 0       | naling value (A,B,C,D) associated with timeslot 0 to 31. If signaling debounce feature is enabled, the received signaling state must be                                       |
| 1   | С        | RO   | 0       | the same for 2 superframes before this register is updated. If the signaling bits for two consecutive superframes are not the same, the                                       |
| 0   | D        | RO   | 0       | current value of this register will not be changed.                                                                                                                           |
|     |          |      |         | When Bit 7 within register 0xN107 is set to '1', signaling bits in this register are updated on superframe boundary                                                           |
|     |          |      |         | If the signaling debounce feature is disabled or if Bit 7 within register 0xN107 is set to '0', this register is updated as soon as the received signaling bits have changed. |
|     |          |      |         | <b>Note:</b> The content of this register only has meaning when robbed-<br>bit signaling is enabled.                                                                          |

#### TABLE 95: LAPD BUFFER 0 CONTROL REGISTER (LAPDBCR0)

| Віт | FUNCTION      | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----|---------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | LAPD Buffer 0 | R/W  | 0       | <ul> <li>LAPD Buffer 0 (96-Bytes) Auto Incrementing</li> <li>This register is used to transmit and receive LAPD messages within buffer 0 of the HDLC controller. Any one of the three HDLC controller can be chosen in the LAPD Select Register (0xN11B). Users should determine the next available buffer by reading the BUFAVAL bit (bit 7 of the Transmit Data Link Byte Count Register 1 (address 0xN114), Register 2 (0xN144) and Register 3 (0xN154) depending on which HDLC controller is selected. If buffer 0 is available, writing to buffer 0 will insert the message into the outgoing LAPD frame after the LAPD message is sent and the data from the transmit buffer cannot be retrieved.</li> <li>After detecting the Receive end of transfer interrupt (RxEOT), users should read the RBUFPTR bit (bit 7 of the Receive Data Link Byte Count Register 1 (address 0xN115), Register 2 (0xN145), or Register 3 (0xN155) depending on which HDLC controller is selected) to determine which buffer contains the received LAPD message ready to be read. If RBUFPTR bit indicates that buffer 0 is available to be read, reading buffer 0 (Register 0xN600) continuously will retrieve the entire received LAPD message.</li> <li>Note: When writing to or reading from Buffer 0, the register is automatically incremented such that the entire 96 Byte LAPD message can be written into or read from buffer 0 (Register 0xN600) continuously.</li> </ul> |

 TABLE 96: LAPD BUFFER 1 CONTROL REGISTER (LAPDBCR1)

| Hex Address: 0xN700 |
|---------------------|
|---------------------|

| Віт | FUNCTION      | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|---------------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | LAPD Buffer 1 | R/W  | 0       | <ul> <li>LAPD Buffer 1 (96-Bytes) Auto Incrementing</li> <li>This register is used to transmit and receive LAPD messages within buffer 1 of the HDLC controller. Any one of the three HDLC controller can be is chosen in the LAPD Select Register (0xN11B). Users should determine the next available buffer by reading the BUFAVAL bit (bit 7 of the Transmit Data Link Byte Count Register 1 (address 0xN114), Register 2 (0xN144) and Register 3 (0xN154) depending on which HDLC controller is selected. If buffer 1 is available, writing to buffer 1 will insert the message into the outgoing LAPD frame after the LAPD message is sent and the data from the transmit buffer 1 cannot be retrieved.</li> <li>After detecting the Receive end of transfer interrupt (RxEOT), users should read the RBUFPTR bit (bit 7 of the Receive Data Link Byte Count Register 1 (address 0xN115), Register 2 (0xN145), or Register 3 (0xN155) depending on which HDLC controller is selected) to determine which buffer contains the received LAPD message ready to be read. If RBUFPTR bit indicates that buffer 1 is available to be read, reading buffer 1 (Register 0xN700) continuously will retrieve the entire received LAPD message.</li> <li>NOTE: When writing to or reading from Buffer 0, the register is automatically incremented such that the entire 96 Byte LAPD message can be written into or read from buffer 0 (Register 0xN600) continuously.</li> </ul> |



### **XRT86VX38**



#### TABLE 97: PMON RECEIVE LINE CODE VIOLATION COUNTER MSB (RLCVCU)

HEX ADDRESS: 0xN900

**XRT86VX38** 

| Віт | FUNCTION  | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                              |
|-----|-----------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RLCVC[15] | RUR  | 0       | Performance Monitor "Receive Line Code Violation" 16-bit<br>Counter - Upper Byte:                                                                                                                                                                                  |
| 6   | RLCVC[14] | RUR  | 0       | These RESET-upon-READ bits, along with that within the PMON                                                                                                                                                                                                        |
| 5   | RLCVC[13] | RUR  | 0       | Receive Line Code Violation Counter Register LSB combine to<br>reflect the cumulative number of instances that Line Code Violation                                                                                                                                 |
| 4   | RLCVC[12] | RUR  | 0       | read of this register.<br>This register contains the Most Significant byte of this 16-bit of the<br>Line Code Violation counter.<br>Note: For all 16-bit wide PMON registers, user must read the N<br>counter first before reading the LSB counter in order to the |
| 3   | RLCVC[11] | RUR  | 0       |                                                                                                                                                                                                                                                                    |
| 2   | RLCVC[10] | RUR  | 0       |                                                                                                                                                                                                                                                                    |
| 1   | RLCVC[9]  | RUR  | 0       |                                                                                                                                                                                                                                                                    |
| 0   | RLCVC[8]  | RUR  | 0       | the accurate PMON counts. To clear PMON count, user<br>must read the MSB counter first before reading the LSB<br>counter in order to clear the PMON count.                                                                                                         |

TABLE 98: PMON RECEIVE LINE CODE VIOLATION COUNTER LSB (RLCVCL)

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|----------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RLCVC[7] | RUR  | 0       | Performance Monitor "Receive Line Code Violation" 16-bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 6   | RLCVC[6] | RUR  | 0       | Counter - Lower Byte:<br>These RESET-upon-READ bits, along with that within the PMON                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 5   | RLCVC[5] | RUR  | 0       | Receive Line Code Violation Counter Register MSB combine to reflect the cumulative number of instances that Line Code Violation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 4   | RLCVC[4] | RUR  | 0       | <ul> <li>has been detected by the Receive T1 Framer block since the last read of this register.</li> <li>This register contains the Least Significant byte of this 16-bit of the Line Code Violation counter.</li> <li><b>Note:</b> For all 16-bit wide PMON registers, user must read the M counter first before reading the LSB counter in order to reading the LSB c</li></ul> |
| 3   | RLCVC[3] | RUR  | 0       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 2   | RLCVC[2] | RUR  | 0       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 1   | RLCVC[1] | RUR  | 0       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 0   | RLCVC[0] | RUR  | 0       | the accurate PMON counts. To clear PMON count, user<br>must read the MSB counter first before reading the LSB<br>counter in order to clear the PMON count.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

#### 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION



# TABLE 99: PMON RECEIVE FRAMING ALIGNMENT BIT ERROR COUNTER MSB (RFAECU) HEX ADDRESS: 0xN902

| Віт | FUNCTION  | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|-----------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RFAEC[15] | RUR  | 0       | Performance Monitor "Receive Framing Alignment Error 16-Bit<br>counter" - Upper Byte:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 6   | RFAEC[14] | RUR  | 0       | These RESET-upon-READ bits, along with that within the "PMON                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 5   | RFAEC[13] | RUR  | 0       | Receive Framing Alignment Error Counter Register LSB" combine to reflect the cumulative number of instances that the Receive                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 4   | RFAEC[12] | RUR  | 0       | <ul> <li>Framing Alignment errors has been detected by the Receive T1</li> <li>Framer block since the last read of this register.</li> <li>This register contains the Most Significant byte of this 16-bit of the Receive Framing Alignment Error counter.</li> <li><b>Note:</b> For all 16-bit wide PMON registers, user must read the N counter first before reading the LSB counter in order to read the LSB counter for the last read the LSB counter for the last read the last read the LSB counter for the last read the last read the LSB counter for the last read the last read the LSB counter for the last read the l</li></ul> |
| 3   | RFAEC[11] | RUR  | 0       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 2   | RFAEC[10] | RUR  | 0       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 1   | RFAEC[9]  | RUR  | 0       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 0   | RFAEC[8]  | RUR  | 0       | the accurate PMON counts. To clear PMON count, user<br>must read the MSB counter first before reading the LSB<br>counter in order to clear the PMON count.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

## TABLE 100: PMON RECEIVE FRAMING ALIGNMENT BIT ERROR COUNTER LSB (RFAECL) Hex Address: 0xN903

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                      |
|-----|----------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RFAEC[7] | RUR  | 0       | Performance Monitor "Receive Framing Alignment Error 16-Bit                                                                                                |
| 6   | RFAEC[6] | RUR  | 0       | Counter" - Lower Byte:<br>These RESET-upon-READ bits, along with that within the "PMON                                                                     |
| 5   | RFAEC[5] | RUR  | 0       | Receive Framing Alignment Error Counter Register MSB" combine<br>to reflect the cumulative number of instances that the Receive                            |
| 4   | RFAEC[4] | RUR  | 0       | Framing Alignment errors has been detected by the Receive T1<br>Framer block since the last read of this register.                                         |
| 3   | RFAEC[3] | RUR  | 0       | This register contains the Least Significant byte of this 16-bit of t<br>Receive Framing Alignment Error counter.                                          |
| 2   | RFAEC[2] | RUR  | 0       |                                                                                                                                                            |
| 1   | RFAEC[1] | RUR  | 0       | <b>Note:</b> For all 16-bit wide PMON registers, user must read the MSB counter first before reading the LSB counter in order to read                      |
| 0   | RFAEC[0] | RUR  | 0       | the accurate PMON counts. To clear PMON count, user<br>must read the MSB counter first before reading the LSB<br>counter in order to clear the PMON count. |



## TABLE 101: PMON RECEIVE SEVERELY ERRORED FRAME COUNTER (RSEFC)

HEX ADDRESS: 0xN904

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                |
|-----|----------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RSEFC[7] | RUR  | 0       | Performance Monitor - Receive Severely Errored frame Counter (8-bit Counter)                                                         |
| 6   | RSEFC[6] | RUR  | 0       | These Reset-Upon-Read bit fields reflect the cumulative number of                                                                    |
| 5   | RSEFC[5] | RUR  | 0       | instances that Receive Severely Errored Frames have been detected by the T1 Framer since the last read of this register.             |
| 4   | RSEFC[4] | RUR  | 0       | in T1 mode, Severely Errored Frame is defined as having framing bit                                                                  |
| 3   | RSEFC[3] | RUR  | 0       | errors in contiguous windows. In T1 SF mode, SEF is defined if Ft bits have been received consecutively in errors for 0.75ms or 6 SF |
| 2   | RSEFC[2] | RUR  | 0       | frames. In T1 ESF mode, SEF is defined if FPS bit have been received consecutively in errors for 3 ms or 24 ESF frames.              |
| 1   | RSEFC[1] | RUR  | 0       |                                                                                                                                      |
| 0   | RSEFC[0] | RUR  | 0       |                                                                                                                                      |



#### TABLE 102: PMON RECEIVE CRC-6 BIT ERROR COUNTER - MSB (RSBBECU)

HEX ADDRESS: 0xN905

| Віт | FUNCTION   | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                      |
|-----|------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RSBBEC[15] | RUR  | 0       | Performance Monitor "Receive Synchronization Bit Error 16-Bit<br>Counter" - Upper Byte:                                                                    |
| 6   | RSBBEC[14] | RUR  | 0       | These RESET-upon-READ bits, along with that within the "PMON                                                                                               |
| 5   | RSBBEC[13] | RUR  | 0       | Receive Synchronization Bit Error Counter Register LSB" combine to reflect the cumulative number of instances that the Receive Syn-                        |
| 4   | RSBBEC[12] | RUR  | 0       | chronization Bit errors has been detected by the Receive T1 Framer block since the last read of this register.                                             |
| 3   | RSBBEC[11] | RUR  | 0       | This register contains the Most Significant byte of this 16-bit of th                                                                                      |
| 2   | RSBBEC[10] | RUR  | 0       | Receive Synchronization Bit Error counter.                                                                                                                 |
| 1   | RSBBEC[9]  | RUR  | 0       | <b>Note:</b> For all 16-bit wide PMON registers, user must read the MSB counter first before reading the LSB counter in order to read                      |
| 0   | RSBBEC[8]  | RUR  | 0       | the accurate PMON counts. To clear PMON count, user<br>must read the MSB counter first before reading the LSB<br>counter in order to clear the PMON count. |

#### TABLE 103: PMON RECEIVE CRC-6 BIT ERROR COUNTER - LSB (RSBBECL) 0xN906

HEX ADDRESS:

| Віт | FUNCTION  | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----|-----------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RSBBEC[7] | RUR  | 0       | Performance Monitor "Receive Synchronization Bit Error 16-Bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 6   | RSBBEC[6] | RUR  | 0       | Counter" - Lower Byte:<br>These RESET-upon-READ bits, along with that within the "PMON                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 5   | RSBBEC[5] | RUR  | 0       | Receive Synchronization Bit Error Counter Register MSB" combine to reflect the cumulative number of instances that the Receive Syn-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 4   | RSBBEC[4] | RUR  | 0       | <ul> <li>chronization Bit errors has been detected by the Receive T1 Framblock since the last read of this register.</li> <li>This register contains the Least Significant byte of this 16-bit of the Receive Synchronization Bit Error counter.</li> <li><b>NOTE:</b> For all 16-bit wide PMON registers, user must read the Macounter first before reading the LSB counter in order to response to the second s</li></ul> |
| 3   | RSBBEC[3] | RUR  | 0       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 2   | RSBBEC[2] | RUR  | 0       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 1   | RSBBEC[1] | RUR  | 0       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 0   | RSBBEC[0] | RUR  | 0       | the accurate PMON counts. To clear PMON count, user<br>must read the MSB counter first before reading the LSB<br>counter in order to clear the PMON count.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |



#### TABLE 104: PMON RECEIVE SLIP COUNTER (RSC)

HEX ADDRESS: 0xN909

**XRT86VX38** 

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                |
|-----|----------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RSC[7]   | RUR  | 0       | Performance Monitor - Receive Slip Counter (8-bit Counter)                                                                           |
| 6   | RSC[6]   | RUR  | 0       | These Reset-Upon-Read bit fields reflect the cumulative number of<br>instances that Receive Slip events have been detected by the T1 |
| 5   | RSC[5]   | RUR  | 0       | Framer since the last read of this register.                                                                                         |
| 4   | RSC[4]   | RUR  | 0       | <b>NOTE:</b> A slip event is defined as a replication or deletion of a T1 frame by the receive slip buffer.                          |
| 3   | RSC[3]   | RUR  | 0       |                                                                                                                                      |
| 2   | RSC[2]   | RUR  | 0       |                                                                                                                                      |
| 1   | RSC[1]   | RUR  | 0       |                                                                                                                                      |
| 0   | RSC[0]   | RUR  | 0       |                                                                                                                                      |

#### TABLE 105: PMON RECEIVE LOSS OF FRAME COUNTER (RLFC)

#### HEX ADDRESS: 0XN90A

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                       |
|-----|----------|------|---------|-----------------------------------------------------------------------------------------------------------------------------|
| 7   | RLFC[7]  | RUR  | 0       | Performance Monitor - Receive Loss of Frame Counter (8-bit                                                                  |
| 6   | RLFC[6]  | RUR  | 0       | Counter)<br>These Reset-Upon-Read bit fields reflect the cumulative number of                                               |
| 5   | RLFC[5]  | RUR  | 0       | instances that Receive Loss of Frame condition have been detected<br>by the T1 Framer since the last read of this register. |
| 4   | RLFC[4]  | RUR  | 0       | NOTE: This counter counts once every time the Loss of Frame                                                                 |
| 3   | RLFC[3]  | RUR  | 0       | condition is declared. This counter provides the capability to<br>measure an accumulation of short failure events.          |
| 2   | RLFC[2]  | RUR  | 0       |                                                                                                                             |
| 1   | RLFC[1]  | RUR  | 0       |                                                                                                                             |
| 0   | RLFC[0]  | RUR  | 0       |                                                                                                                             |

## TABLE 106: PMON RECEIVE CHANGE OF FRAME ALIGNMENT COUNTER (RCFAC) Hex Address: 0xN90B 0xN90B

FUNCTION **DESCRIPTION-OPERATION** Віт Түре DEFAULT RUR 0 Performance Monitor - Receive Change of Frame Alignment 7 RCFAC[7] Counter (8-bit Counter) 6 RUR 0 RCFAC[6] These Reset-Upon-Read bit fields reflect the cumulative number of instances that Receive Change of Framing Alignment have been 0 RUR 5 RCFAC[5] detected by the T1 Framer since the last read of this register. 4 RCFAC[4] RUR 0 NOTE: Change of Framing Alignment (COFA) is declared when the newly-locked framing pattern is different from the one 3 RCFAC[3] RUR 0 offered by off-line framer. 2 RUR 0 RCFAC[2] 1 RCFAC[1] RUR 0 RUR 0 RCFAC[0] 0

#### 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION



## TABLE 107: PMON LAPD1 FRAME CHECK SEQUENCE ERROR COUNTER 1 (LFCSEC1) Hex Address: 0xN90C

| Віт | FUNCTION  | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                       |
|-----|-----------|------|---------|-----------------------------------------------------------------------------------------------------------------------------|
| 7   | FCSEC1[7] | RUR  | 0       | Performance Monitor - LAPD 1 Frame Check Sequence Error<br>Counter (8-bit Counter)                                          |
| 6   | FCSEC1[6] | RUR  | 0       | These Reset-Upon-Read bit fields reflect the cumulative number of                                                           |
| 5   | FCSEC1[5] | RUR  | 0       | instances that Frame Check Sequence Error have been detected by the LAPD Controller 1 since the last read of this register. |
| 4   | FCSEC1[4] | RUR  | 0       |                                                                                                                             |
| 3   | FCSEC1[3] | RUR  | 0       |                                                                                                                             |
| 2   | FCSEC1[2] | RUR  | 0       |                                                                                                                             |
| 1   | FCSEC1[1] | RUR  | 0       |                                                                                                                             |
| 0   | FCSEC1[0] | RUR  | 0       |                                                                                                                             |

#### TABLE 108: PRBS BIT ERROR COUNTER MSB (PBECU)

#### HEX ADDRESS: 0xN90D

| FUNCTION  | Түре                                                                                   | DEFAULT                                                                             | DESCRIPTION-OPERATION                                                                                                                                      |
|-----------|----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PRBSE[15] | RUR                                                                                    | 0                                                                                   | Performance Monitor - T1 PRBS Bit Error 16-Bit Counter -                                                                                                   |
| PRBSE[14] | RUR                                                                                    | 0                                                                                   | Upper Byte:<br>These RESET-upon-READ bits, along with that within the "PMON                                                                                |
| PRBSE[13] | RUR                                                                                    | 0                                                                                   | T1 PRBS Bit Error Counter Register LSB" combine to reflect the<br>cumulative number of instances that the ReceiveT1 PRBS Bit errors                        |
| PRBSE[12] | RUR                                                                                    | 0                                                                                   | has been detected by the Receive T1 Framer block since the last                                                                                            |
| PRBSE[11] | RUR                                                                                    | 0                                                                                   | read of this register. This register contains the Most Significant byte of this 16-bit of the                                                              |
| PRBSE[10] | RUR                                                                                    | 0                                                                                   | Receive T1 PRBS Bit Error counter.                                                                                                                         |
| PRBSE[9]  | RUR                                                                                    | 0                                                                                   | <b>Note:</b> For all 16-bit wide PMON registers, user must read the MSB counter first before reading the LSB counter in order to read                      |
| PRBSE[8]  | RUR                                                                                    | 0                                                                                   | the accurate PMON counts. To clear PMON count, user<br>must read the MSB counter first before reading the LSB<br>counter in order to clear the PMON count. |
|           | PRBSE[15]<br>PRBSE[14]<br>PRBSE[13]<br>PRBSE[12]<br>PRBSE[11]<br>PRBSE[10]<br>PRBSE[9] | PRBSE[15]RURPRBSE[14]RURPRBSE[13]RURPRBSE[12]RURPRBSE[11]RURPRBSE[10]RURPRBSE[9]RUR | PRBSE[15]RUR0PRBSE[14]RUR0PRBSE[13]RUR0PRBSE[12]RUR0PRBSE[11]RUR0PRBSE[10]RUR0PRBSE[9]RUR0                                                                 |

#### TABLE 109: PRBS BIT ERROR COUNTER LSB (PBECL)

#### HEX ADDRESS: 0XN90E

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                      |
|-----|----------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | PRBSE[7] | RUR  | 0       | Performance Monitor - T1 PRBS Bit Error 16-Bit Counter -                                                                                                   |
| 6   | PRBSE[6] | RUR  | 0       | Lower Byte:<br>These RESET-upon-READ bits, along with that within the "PMON                                                                                |
| 5   | PRBSE[5] | RUR  | 0       | T1 PRBS Bit Error Counter Register MSB" combine to reflect the<br>cumulative number of instances that the ReceiveT1 PRBS Bit errors                        |
| 4   | PRBSE[4] | RUR  | 0       |                                                                                                                                                            |
| 3   | PRBSE[3] | RUR  | 0       |                                                                                                                                                            |
| 2   | PRBSE[2] | RUR  | 0       | Receive T1 PRBS Bit Error counter.                                                                                                                         |
| 1   | PRBSE[1] | RUR  | 0       | <b>Note:</b> For all 16-bit wide PMON registers, user must read the MSB counter first before reading the LSB counter in order to read                      |
| 0   | PRBSE[0] | RUR  | 0       | the accurate PMON counts. To clear PMON count, user<br>must read the MSB counter first before reading the LSB<br>counter in order to clear the PMON count. |

## XRT86VX38

#### TABLE 110: TRANSMIT SLIP COUNTER (TSC)

#### HEX ADDRESS: 0xN90F

| Віт | FUNCTION  | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                             |
|-----|-----------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------|
| 7   | TxSLIP[7] | RUR  | 0       | Performance Monitor - Transmit Slip Counter (8-bit Counter)                                                                       |
| 6   | TxSLIP[6] | RUR  | 0       | These Reset-Upon-Read bit fields reflect the cumulative number<br>instances that Transmit Slip events have been detected by the T |
| 5   | TxSLIP[5] | RUR  | 0       | Framer since the last read of this register.                                                                                      |
| 4   | TxSLIP[4] | RUR  | 0       | <b>Note:</b> A slip event is defined as a replication or deletion of a T1 frame by the transmit slip buffer.                      |
| 3   | TxSLIP[3] | RUR  | 0       |                                                                                                                                   |
| 2   | TxSLIP[2] | RUR  | 0       |                                                                                                                                   |
| 1   | TxSLIP[1] | RUR  | 0       |                                                                                                                                   |
| 0   | TxSLIP[0] | RUR  | 0       |                                                                                                                                   |

#### TABLE 111: EXCESSIVE ZERO VIOLATION COUNTER MSB (EZVCU)

#### HEX ADDRESS: 0xN910

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                      |
|-----|----------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | EZVC[15] | RUR  | 0       | Performance Monitor - T1 Excessive Zero Violation 16-Bit                                                                                                   |
| 6   | EZVC[14] | RUR  | 0       | Counter - Upper Byte:<br>These RESET-upon-READ bits, along with that within the "PMON                                                                      |
| 5   | EZVC[13] | RUR  | 0       | T1 Excessive Zero Violation Counter Register LSB" combine to<br>reflect the cumulative number of instances that the ReceiveT1                              |
| 4   | EZVC[12] | RUR  | 0       | Excessive Zero Violation has been detected by the Receive T1<br>Framer block since the last read of this register.                                         |
| 3   | EZVC[11] | RUR  | 0       | This register contains the Most Significant byte of this 16-bit of the                                                                                     |
| 2   | EZVC[10] | RUR  | 0       | Receive T1 Excessive Zero Violation counter.<br><b>Note:</b> For all 16-bit wide PMON registers, user must read the MSB                                    |
| 1   | EZVC[9]  | RUR  | 0       | counter first before reading the LSB counter in order to read                                                                                              |
| 0   | EZVC[8]  | RUR  | 0       | the accurate PMON counts. To clear PMON count, user<br>must read the MSB counter first before reading the LSB<br>counter in order to clear the PMON count. |

#### TABLE 112: EXCESSIVE ZERO VIOLATION COUNTER LSB (EZVCL)

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                      |
|-----|----------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | EZVC[7]  | RUR  | 0       | Performance Monitor - T1 Excessive Zero Violation 16-Bit<br>Counter - Lower Byte:                                                                          |
| 6   | EZVC[6]  | RUR  | 0       | These RESET-upon-READ bits, along with that within the "PMON                                                                                               |
| 5   | EZVC[5]  | RUR  | 0       | T1 Excessive Zero Violation Counter Register MSB" combine to<br>reflect the cumulative number of instances that the ReceiveT1                              |
| 4   | EZVC[4]  | RUR  | 0       | Excessive Zero Violation has been detected by the Receive T1<br>Framer block since the last read of this register.                                         |
| 3   | EZVC[3]  | RUR  | 0       | This register contains the Least Significant byte of this 16-bit of th                                                                                     |
| 2   | EZVC[2]  | RUR  | 0       | Receive T1 Excessive Zero Violation counter.<br><b>Note:</b> For all 16-bit wide PMON registers, user must read the MSB                                    |
| 1   | EZVC[1]  | RUR  | 0       | counter first before reading the LSB counter in order to read                                                                                              |
| 0   | EZVC[0]  | RUR  | 0       | the accurate PMON counts. To clear PMON count, user<br>must read the MSB counter first before reading the LSB<br>counter in order to clear the PMON count. |

#### 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION



## TABLE 113: PMON LAPD2 FRAME CHECK SEQUENCE ERROR COUNTER 2 (LFCSEC2) Hex Address: 0xN91C

| Віт | FUNCTION  | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                       |
|-----|-----------|------|---------|-----------------------------------------------------------------------------------------------------------------------------|
| 7   | FCSEC2[7] | RUR  | 0       | Performance Monitor - LAPD 2 Frame Check Sequence Error<br>Counter (8-bit Counter)                                          |
| 6   | FCSEC2[6] | RUR  | 0       | These Reset-Upon-Read bit fields reflect the cumulative number of                                                           |
| 5   | FCSEC2[5] | RUR  | 0       | instances that Frame Check Sequence Error have been detected by the LAPD Controller 2 since the last read of this register. |
| 4   | FCSEC2[4] | RUR  | 0       |                                                                                                                             |
| 3   | FCSEC2[3] | RUR  | 0       |                                                                                                                             |
| 2   | FCSEC2[2] | RUR  | 0       |                                                                                                                             |
| 1   | FCSEC2[1] | RUR  | 0       |                                                                                                                             |
| 0   | FCSEC2[0] | RUR  | 0       |                                                                                                                             |

## TABLE 114: PMON LAPD2 FRAME CHECK SEQUENCE ERROR COUNTER 3 (LFCSEC3) Hex Address: 0xN92C

| Віт | FUNCTION  | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                       |
|-----|-----------|------|---------|-----------------------------------------------------------------------------------------------------------------------------|
| 7   | FCSEC3[7] | RUR  | 0       | Performance Monitor - LAPD 3 Frame Check Sequence Error<br>Counter (8-bit Counter)                                          |
| 6   | FCSEC3[6] | RUR  | 0       | These Reset-Upon-Read bit fields reflect the cumulative number of                                                           |
| 5   | FCSEC3[5] | RUR  | 0       | instances that Frame Check Sequence Error have been detected by the LAPD Controller 3 since the last read of this register. |
| 4   | FCSEC3[4] | RUR  | 0       |                                                                                                                             |
| 3   | FCSEC3[3] | RUR  | 0       |                                                                                                                             |
| 2   | FCSEC3[2] | RUR  | 0       |                                                                                                                             |
| 1   | FCSEC3[1] | RUR  | 0       |                                                                                                                             |
| 0   | FCSEC3[0] | RUR  | 0       |                                                                                                                             |



#### TABLE 115: BLOCK INTERRUPT STATUS REGISTER (BISR)

HEX ADDRESS: 0xNB00

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|----------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved |      |         | For E1 mode only                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 6   | LBCODE   | RO   | 0       | <ul> <li>Loopback Code Block Interrupt Status</li> <li>This bit indicates whether or not the Loopback Code block has an interrupt request awaiting service.</li> <li>0 - Indicates no outstanding Loopback Code Block interrupt request is awaiting service</li> <li>1 - Indicates the Loopback Code block has an interrupt request awaiting service. Interrupt Service routine should branch to the interrupt source and read the Loopback Code Interrupt Status register (address 0xNB0A) to clear the interrupt</li> <li>Note: This bit will be reset to 0 after the microprocessor has performed a read to the Loopback Code Interrupt Status Register.</li> </ul>                                                                                                                                      |
| 5   | RxClkLOS | RO   | 0       | <ul> <li>Loss of Recovered Clock Interrupt Status</li> <li>This bit indicates whether or not the T1 receive framer is currently declaring the "Loss of Recovered Clock" interrupt.</li> <li>0 = Indicates that the T1 Receive Framer Block is NOT currently declaring the "Loss of Recovered Clock" interrupt.</li> <li>1 = Indicates that the T1 Receive Framer Block is currently declaring the "Loss of Recovered Clock" interrupt.</li> <li>1 = Indicates that the T1 Receive Framer Block is currently declaring the "Loss of Recovered Clock" interrupt.</li> <li>1 = Indicates that the T1 Receive Framer Block is currently declaring the "Loss of Recovered Clock" interrupt.</li> <li>Note: This bit is only active if the clock loss detection feature is enabled (Register - 0xN100)</li> </ul> |
| 4   | ONESEC   | RO   | 0       | <ul> <li>One Second Interrupt Status</li> <li>This bit indicates whether or not the T1 receive framer block is currently declaring the "One Second" interrupt.</li> <li>0 = Indicates that the T1 Receive Framer Block is NOT currently declaring the "One Second" interrupt.</li> <li>1 = Indicates that the T1 Receive Framer Block is currently declaring the "One Second" interrupt.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                         |
| 3   | HDLC     | RO   | 0       | <ul> <li>HDLC Block Interrupt Status</li> <li>This bit indicates whether or not the HDLC block has any interrupt request awaiting service.</li> <li>0 = Indicates no outstanding HDLC block interrupt request is awaiting service</li> <li>1 = Indicates HDLC Block has an interrupt request awaiting service. Interrupt Service routine should branch to the interrupt source and read the corresponding Data LInk Status Registers (address 0xNB06, 0xNB16, 0xNB26, 0xNB10, 0xNB18, 0xNB28) to clear the interrupt.</li> <li>Note: This bit will be reset to 0 after the microprocessor has performed a read to the corresponding Data Link Status Registers that generated the interrupt.</li> </ul>                                                                                                     |

#### 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

#### TABLE 115: BLOCK INTERRUPT STATUS REGISTER (BISR)

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----|----------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2   | SLIP     | RO   | 0       | <ul> <li>Slip Buffer Block Interrupt Status</li> <li>This bit indicates whether or not the Slip Buffer block has any outstanding interrupt request awaiting service.</li> <li>0 = Indicates no outstanding Slip Buffer Block interrupt request is awaiting service</li> <li>1 = Indicates Slip Buffer block has an interrupt request awaiting service. Interrupt Service routine should branch to the interrupt source and read the Slip Buffer Interrupt Status register (address 0xNB08) to clear the interrupt</li> <li>Note: This bit will be reset to 0 after the microprocessor has performed a read to the Slip Buffer Interrupt Status Register.</li> </ul>                                                                                |
| 1   | ALARM    | RO   | 0       | <ul> <li>Alarm &amp; Error Block Interrupt Status</li> <li>This bit indicates whether or not the Alarm &amp; Error Block has any outstanding interrupt request awaiting service.</li> <li>0 = Indicates no outstanding interrupt request is awaiting service</li> <li>1 = Indicates the Alarm &amp; Error Block has an interrupt request awaiting service. Interrupt service routine should branch to the interrupt source and read the corresponding alarm and error status registers (address 0xNB02, 0xNB0E, 0xNB40) to clear the interrupt.</li> <li>Note: This bit will be reset to 0 after the microprocessor has performed a read to the corresponding Alarm &amp; Error Interrupt Status register that generated the interrupt.</li> </ul> |
| 0   | T1 FRAME | RO   | 0       | <ul> <li>T1 Framer Block Interrupt Status</li> <li>This bit indicates whether or not the T1 Framer block has any outstanding interrupt request awaiting service.</li> <li>0 = Indicates no outstanding interrupt request is awaiting service.</li> <li>1 = Indicates the T1 Framer Block has an interrupt request awaiting service. Interrupt service routine should branch to the interrupt source and read the T1 Framer status register (address 0xNB04) to clear the interrupt</li> <li>Note: This bit will be reset to 0 after the microprocessor has performed a read to the T1 Framer Interrupt Status register.</li> </ul>                                                                                                                 |





#### TABLE 116: BLOCK INTERRUPT ENABLE REGISTER (BIER)

HEX ADDRESS: 0xNB01

| Віт | FUNCTION   | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                            |
|-----|------------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved   |      |         | For E1 mode only                                                                                                                                                                                                                                                                                                                                                                 |
| 6   | LBCODE_ENB | R/W  | 0       | Loopback Code Block interrupt enable                                                                                                                                                                                                                                                                                                                                             |
|     |            |      |         | This bit permits the user to either enable or disable the Loopback Code Interrupt Block for interrupt generation.                                                                                                                                                                                                                                                                |
|     |            |      |         | Writing a "0" to this register bit will disable the Loopback Code Block for interrupt generation, all Loopback Code interrupts will be disabled for interrupt generation.                                                                                                                                                                                                        |
|     |            |      |         | If the user writes a "1" to this register bit, the Loopback Code Inter-<br>rupts at the "Block Level" will be enabled. However, the individual<br>Loopback Code interrupts at the "Source Level" still need to be<br>enabled to in order to generate that particular interrupt to the inter-<br>rupt pin.<br>0 - Disables all Loopback Code Interrupt Block interrupt within the |
|     |            |      |         | device.                                                                                                                                                                                                                                                                                                                                                                          |
|     |            |      |         | 1 - Enables the Loopback Code interrupt at the "Block-Level".                                                                                                                                                                                                                                                                                                                    |
| 5   | RXCLKLOSS  | R/W  | 0       | Loss of Recovered Clock Interrupt Enable                                                                                                                                                                                                                                                                                                                                         |
|     |            |      |         | This bit permits the user to either enable or disable the Loss of Recovered Clock Interrupt for interrupt generation.                                                                                                                                                                                                                                                            |
|     |            |      |         | <ul> <li>0 - Disables the Loss of Recovered Clock Interrupt within the device.</li> <li>1 - Enables the Loss of Recovered Clock interrupt at the "Source-Level".</li> </ul>                                                                                                                                                                                                      |
| 4   | ONESEC_ENB | R/W  | 0       | One Second Interrupt Enable                                                                                                                                                                                                                                                                                                                                                      |
|     |            |      |         | This bit permits the user to either enable or disable the One Second Interrupt for interrupt generation.                                                                                                                                                                                                                                                                         |
|     |            |      |         | 0 - Disables the One Second Interrupt within the device.                                                                                                                                                                                                                                                                                                                         |
|     |            |      |         | 1 - Enables the One Second interrupt at the "Source-Level".                                                                                                                                                                                                                                                                                                                      |
| 3   | HDLC_ENB   | R/W  | 0       | HDLC Block Interrupt Enable                                                                                                                                                                                                                                                                                                                                                      |
|     |            |      |         | This bit permits the user to either enable or disable the HDLC Block for interrupt generation.                                                                                                                                                                                                                                                                                   |
|     |            |      |         | Writing a "0" to this register bit will disable the HDLC Block for inter-<br>rupt generation, all HDLC interrupts will be disabled for interrupt<br>generation.                                                                                                                                                                                                                  |
|     |            |      |         | If the user writes a "1" to this register bit, the HDLC Block interrupt at<br>the "Block Level" will be enabled. However, the individual HDLC<br>interrupts at the "Source Level" still need to be enabled in order to<br>generate that particular interrupt to the interrupt pin.<br>0 - Disables all SA6 Block interrupt within the device.                                    |
|     |            |      |         | 1 - Enables the SA6 interrupt at the "Block-Level".                                                                                                                                                                                                                                                                                                                              |

#### 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

#### TABLE 116: BLOCK INTERRUPT ENABLE REGISTER (BIER)

| Віт | FUNCTION    | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|-------------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2   | SLIP_ENB    | R/W  | 0       | <ul> <li>Slip Buffer Block Interrupt Enable</li> <li>This bit permits the user to either enable or disable the Slip Buffer Block for interrupt generation.</li> <li>Writing a "0" to this register bit will disable the Slip Buffer Block for interrupt generation, then all Slip Buffer interrupts will be disabled for interrupt generation.</li> <li>If the user writes a "1" to this register bit, the Slip Buffer Block interrupt at the "Block Level" will be enabled. However, the individual Slip Buffer interrupts at the "Source Level" still need to be enabled in order to generate that particular interrupt to the interrupt pin.</li> <li>0 - Disables all Slip Buffer Block interrupt at the "Block Level".</li> </ul>                                           |
| 1   | ALARM_ENB   | R/W  | 0       | <ul> <li>Alarm &amp; Error Block Interrupt Enable</li> <li>This bit permits the user to either enable or disable the Alarm &amp; Error Block for interrupt generation.</li> <li>Writing a "0" to this register bit will disable the Alarm &amp; Error Block for interrupt generation, then all Alarm &amp; Error interrupts will be disabled for interrupt generation.</li> <li>If the user writes a "1" to this register bit, the Alarm &amp; Error Block interrupt at the "Block Level" will be enabled. However, the individual Alarm &amp; Error interrupts at the "Source Level" still need to be enabled in order to generate that particular interrupt to the interrupt pin.</li> <li>0 - Disables all Alarm &amp; Error Block interrupt at the "Block-Level".</li> </ul> |
| 0   | T1FRAME_ENB | R/W  | 0       | <ul> <li>T1 Framer Block Enable</li> <li>This bit permits the user to either enable or disable the T1 Framer Block for interrupt generation.</li> <li>Writing a "0" to this register bit will disable the T1 Framer Block for interrupt generation, then all T1 Framer interrupts will be disabled for interrupt generation.</li> <li>If the user writes a "1" to this register bit, the T1 Framer Block interrupt at the "Block Level" will be enabled. However, the individual T1 Framer interrupts at the "Source Level" still need to be enabled in order to generate that particular interrupt to the interrupt pin.</li> <li>0 - Disables all T1 Framer Block interrupt at the "Block Level".</li> </ul>                                                                   |





#### TABLE 117: ALARM & ERROR INTERRUPT STATUS REGISTER (AEISR)

HEX ADDRESS: 0xNB02

| Віт | FUNCTION          | Түре       | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|-------------------|------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Rx OOF<br>State   | RO         | 0       | <ul> <li>Receive Out of Frame Defect State</li> <li>This READ-ONLY bit indicates whether or not the Receive T1 Framer block is currently declaring the "Out of Frame" defect condition within the incoming T1 data-stream, as described below.</li> <li>Out of Frame defect condition is declared when "TOLR" out of "RANG" errors in the framing bit pattern is detected. (Register 0xN10B)</li> <li>0 – The Receive T1 Framer block is NOT currently declaring the "Out of Frame" defect condition.</li> <li>1 – The Receive T1 Framer block is currently declaring the "Out of Frame" defect condition.</li> </ul>                                                                                          |
| 6   | RxAIS State       | RO         | 0       | <ul> <li>Receive Alarm Indication Status Defect State</li> <li>This READ-ONLY bit indicates whether or not the Receive T1 Framer block is currently declaring the AIS defect condition within the incoming T1 data-stream, as described below.</li> <li>AIS defect is declared when AIS condition persists for 42 milliseconds. AIS defect is cleared when AIS condition is absent for 42 milliseconds.</li> <li>0 – The Receive T1 Framer block is NOT currently declaring the AIS defect condition.</li> <li>1 – The Receive T1 Framer block is currently declaring the AIS defect condition.</li> </ul>                                                                                                     |
| 5   | RxYEL<br>State    | RO         | 0       | <ul> <li>Receive Yellow Alarm State</li> <li>This READ-ONLY bit indicates whether or not the Receive T1 Framer block is currently declaring the Yellow Alarm condition within the incoming T1 datastream, as described below.</li> <li>Yellow alarm or Remote Alarm Indication (RAI) is declared when RAI condition persists for 900 milliseconds. Yellow alarm or RAI is cleared immediately when RAI condition is absent even if the T1 Framer is receiving T1 Idle or RAI-CI signatures in ESF mode.</li> <li>0 – The Receive T1 Framer block is NOT currently declaring the Yellow Alarm condition.</li> <li>1 – The Receive T1 Framer block is currently declaring the Yellow Alarm condition.</li> </ul> |
| 4   | LOS_State         | RO         | 0       | <ul> <li>Framer Receive Loss of Signal (LOS) State</li> <li>This READ-ONLY bit indicates whether or not the Receive T1 framer is currently declaring the Loss of Signal (LOS) condition within the incoming T1 data-stream, as described below</li> <li>LOS defect is declared when LOS condition persists for 175 consecutive bits.</li> <li>LOS defect is cleared when LOS condition is absent or when the received signal reaches a 12.5% ones density for 175 consecutive bits.</li> <li>0 = The Receive T1 Framer block is NOT currently declaring the Loss of Signal (LOS) condition.</li> <li>1 = The Receive T1 Framer block is currently declaring the Loss of Signal (LOS) condition.</li> </ul>     |
| 3   | LCV Int<br>Status | RUR/<br>WC | 0       | Line Code Violation Interrupt Status.<br>This Reset-Upon-Read bit field indicates whether or not the Receive T1 LIU block<br>has detected a Line Code Violation interrupt since the last read of this register.<br>0 = Indicates no Line Code Violation have occurred since the last read of this reg-<br>ister.<br>1 = Indicates one or more Line Code Violation interrupt has occurred since the<br>last read of this register.                                                                                                                                                                                                                                                                              |

#### 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

#### TABLE 117: ALARM & ERROR INTERRUPT STATUS REGISTER (AEISR)

| Віт | FUNCTION                  | Түре       | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----|---------------------------|------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2   | Rx OOF<br>State<br>Change | RUR/<br>WC | 0       | <ul> <li>Change in Receive Out of Frame Defect Condition Interrupt Status.</li> <li>This Reset-Upon-Read bit field indicates whether or not the "Change in Receive Out of Frame Defect Condition" interrupt has occurred since the last read of this register.</li> <li>Out of Frame defect condition is declared when "TOLR" out of "RANG" errors in the framing bit pattern is detected. (Register 0xN10B)</li> <li>If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt in response to either one of the following conditions.</li> <li>1. Whenever the Receive T1 Framer block declares the Out of Frame defect condition.</li> <li>2. Whenever the Receive T1 Framer block clears the Out of Frame defect condition</li> <li>0 = Indicates that the "Change in Receive Out of Frame defect condition" interrupt has not occurred since the last read of this register</li> <li>1 = Indicates that the "Change in Receive Out of Frame defect condition" interrupt has not occurred since the last read of this register</li> </ul> |
| 1   | RxAIS State<br>Change     | RUR/<br>WC | 0       | <ul> <li>Change in Receive AIS Condition Interrupt Status.</li> <li>This Reset-Upon-Read bit field indicates whether or not the "Change in Receive AIS Condition" interrupt has occurred since the last read of this register.</li> <li>If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt in response to either one of the following conditions.</li> <li>1. Whenever the Receive T1 Framer block declares the AIS condition.</li> <li>2. Whenever the Receive T1 Framer block clears the AIS condition</li> <li>0 = Indicates that the "Change in Receive AIS condition" interrupt has not occurred since the last read of this register</li> <li>1 = Indicates that the "Change in Receive AIS condition" interrupt has occurred since the last read of this register</li> </ul>                                                                                                                                                                                                                                                   |
| 0   | RxYEL State<br>Change     | RUR/<br>WC | 0       | <ul> <li>Change in Receive Yellow Alarm Interrupt Status.</li> <li>This Reset-Upon-Read bit field indicates whether or not the "Change in Receive Yellow Alarm Condition" interrupt has occurred since the last read of this register.</li> <li>If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt in response to either one of the following conditions.</li> <li>1. Whenever the Receive T1 Framer block declares the Yellow Alarm condition.</li> <li>2. Whenever the Receive T1 Framer block clears the Yellow Alarm condition</li> <li>0 = Indicates that the "Change in Receive Yellow Alarm condition" interrupt has not occurred since the last read of this register</li> <li>1 = Indicates that the "Change in Receive Yellow Alarm condition" interrupt has occurred since the last read of this register</li> </ul>                                                                                                                                                                                                       |





#### TABLE 118: ALARM & ERROR INTERRUPT ENABLE REGISTER (AEIER)

HEX ADDRESS: 0xNB03

| Віт | FUNCTION  | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|-----------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-5 | Reserved  | -    | -       | Reserved (E1 mode only)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 4   | -         | -    | -       | This bit should be set to'0' for proper operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 3   | LCV ENB   | R/W  | 0       | Line Code violation interrupt enable<br>This bit permits the user to either enable or disable the "Line Code Viola-<br>tion" interrupt within the XRT86VX38 device. If the user enables this inter-<br>rupt, then the Receive T1 Framer block will generate an interrupt when Line<br>Code Violation is detected.<br>0 = Disables the interrupt generation when Line Code Violation is detected.<br>1 = Enables the interrupt generation when Line Code Violation is detected.                                                                                                                                                                                                                                                                                |
| 2   | RXOOF ENB | R/W  | 0       | <ul> <li>Change in Out of Frame Defect Condition interrupt enable</li> <li>This bit permits the user to either enable or disable the "Change in Out of Frame Defect Condition" Interrupt, within the XRT86VX38 device. If the user enables this interrupt, then the Receive T1 Framer block will generate an interrupt in response to either one of the following conditions.</li> <li>1. The instant that the Receive T1 Framer block declares the Out of Frame defect condition.</li> <li>2. The instant that the Receive T1 Framer block clears the Out of Frame defect condition.</li> <li>0 – Disables the "Change in Out of Frame Defect Condition" Interrupt.</li> <li>1 – Enables the "Change in Out of Frame Defect Condition" Interrupt.</li> </ul> |
| 1   | RXAIS ENB | R/W  | 0       | <ul> <li>Change in AIS Condition interrupt enable</li> <li>This bit permits the user to either enable or disable the "Change in AIS Condition" Interrupt, within the XRT86VX38 device. If the user enables this interrupt, then the Receive T1 Framer block will generate an interrupt in response to either one of the following conditions.</li> <li>1. The instant that the Receive T1 Framer block declares the AIS condition.</li> <li>2. The instant that the Receive T1 Framer block clears the AIS condition.</li> <li>0 – Disables the "Change in AIS Condition" Interrupt.</li> <li>1 – Enables the "Change in AIS Condition" Interrupt.</li> </ul>                                                                                                 |
| 0   | RXYEL ENB | R/W  | 0       | <ul> <li>Change in Yellow alarm Condition interrupt enable</li> <li>This bit permits the user to either enable or disable the "Change in Yellow Alarm Condition" Interrupt, within the XRT86VX38 device. If the user enables this interrupt, then the Receive T1 Framer block will generate an interrupt in response to either one of the following conditions.</li> <li>1. The instant that the Receive T1 Framer block declares the Yellow Alarm condition.</li> <li>2. The instant that the Receive T1 Framer block clears the Yellow Alarm condition.</li> <li>0 – Disables the "Change in Yellow Alarm Condition" Interrupt.</li> <li>1 – Enables the "Change in Yellow Alarm Condition" Interrupt.</li> </ul>                                           |

#### 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

#### TABLE 119: FRAMER INTERRUPT STATUS REGISTER (FISR)

| Віт | FUNCTION   | Түре       | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----|------------|------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | DS0_Change | RUR        | 0       | <ul> <li>Change in DS-0 Yellow Alarm Interrupt Status</li> <li>This Reset-Upon-Read bit field indicates whether or not the "Change in DS-0 Yellow Alarm" interrupt has occurred since the last read of this register.</li> <li>0 - Indicates that the "Change in DS-0 Yellow Alarm" interrupt has not occurred since the last read of this register.</li> <li>1 - Indicates that the "Change in DS-0 Yellow Alarm" interrupt has occurred since the last read of this register.</li> <li>1 - Indicates that the "Change in DS-0 Yellow Alarm" interrupt has occurred since the last read of this register.</li> <li>Note: By default, DS-0 Yellow Alarm is detected on the Ingress (RTip/RRing) side. To detect DS-0 YEL on the Egress (TxSER) side, the DS-0 Switch bit (bit 2) must be set to "1" in register 0xN112.</li> </ul>                                                                                     |
| 6   | DS0_Status | RO         | 0       | <ul> <li>DS-0 Yellow Alarm Interrupt Status</li> <li>This Read Only bit will indicate the state of the DS-0 Yellow Alarm detection. When a DS-0 Yellow alarm is present, this bit will be pulled "High". When a DS-0 Yellow Alarm is not present, this bit will remain "Low".</li> <li>0 - DS-0 Yellow Alarm is not Detected</li> <li>1 - DS-0 Yellow Alarm is Detected</li> <li>Note: By default, DS-0 Yellow Alarm is detected on the Ingress (RTip/RRing) side. To detect DS-0 YEL on the Egress (TxSER) side, the DS-0 Switch bit (bit 2) must be set to "1" in register 0xN112.</li> </ul>                                                                                                                                                                                                                                                                                                                        |
| 5   | SIG        | RUR/<br>WC | 0       | <ul> <li>Change in Signaling Bits Interrupt Status</li> <li>This Reset-Upon-Read bit field indicates whether or not the "Change in Signaling Bits" interrupt has occurred since the last read of this register. If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt whenever any one of the four signaling bits values (A,B,C,D) has changed in any one of the 24 channels within the incoming T1 frames. Users can read the signaling change registers (address 0xN10D-0xN10F) to determine which signalling channel has changed.</li> <li>0 = Indicates that the "Change in Signaling Bits" interrupt has not occurred since the last read of this register.</li> <li>1 = Indicates that the "Change in Signaling Bits" interrupt has occurred since the last read of this register.</li> <li>NOTE: This bit only has meaning when Robbed-Bit Signaling is enabled.</li> </ul> |
| 4   | COFA       | RUR/<br>WC | 0       | <ul> <li>Change of Frame Alignment (COFA) Interrupt Status</li> <li>This Reset-Upon-Read bit field indicates whether or not the "Change of Framing Alignment (COFA)" interrupt has occurred since the last read of this register. If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt whenever the Receive T1 Framer block detects a Change of Framing Alignment Signal (e.g., the Framing bits have appeared to move to a different location within the incoming T1 data stream).</li> <li>0 = Indicates that the "Change of Framing Alignment (COFA)" interrupt has not occurred since the last read of this register.</li> <li>1 = Indicates that the "Change of Framing Alignment (COFA)" interrupt has occurred since the last read of this register.</li> </ul>                                                                                                            |





#### TABLE 119: FRAMER INTERRUPT STATUS REGISTER (FISR)

HEX ADDRESS: 0xNB04

| Віт | FUNCTION   | Түре       | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----|------------|------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3   | OOF_Status | RUR/<br>WC | 0       | <b>Change in Receive Out of Frame Defect Condition Interrupt Status</b> .<br>This Reset-Upon-Read bit field indicates whether or not the "Change in<br>Receive Out of Frame Defect Condition" interrupt has occurred since the<br>last read of this register.                                                                                                                                                                                                                                                         |
|     |            |            |         | Out of Frame defect condition is declared when "TOLR" out of "RANG" errors in the framing bit pattern is detected. (Register 0xN10B)                                                                                                                                                                                                                                                                                                                                                                                  |
|     |            |            |         | If this interrupt is enabled, then the Receive T1 Framer block will generate<br>an interrupt in response to either one of the following conditions.                                                                                                                                                                                                                                                                                                                                                                   |
|     |            |            |         | <ol> <li>Whenever the Receive T1 Framer block declares the Out of Frame<br/>defect condition.</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                              |
|     |            |            |         | <ol> <li>Whenever the Receive T1 Framer block clears the Out of Frame<br/>defect condition</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                 |
|     |            |            |         | 0 = Indicates that the "Change in Receive Out of Frame defect condition" interrupt has not occurred since the last read of this register                                                                                                                                                                                                                                                                                                                                                                              |
|     |            |            |         | 1 = Indicates that the "Change in Receive Out of Frame defect condition" interrupt has occurred since the last read of this register                                                                                                                                                                                                                                                                                                                                                                                  |
| 2   | FMD        | RUR/<br>WC | 0       | <b>Frame Mimic Detection Interrupt Status</b><br>This Reset-Upon-Read bit field indicates whether or not the "Frame Mimic Detection" interrupt has occurred since the last read of this register.<br>If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt whenever the Receive T1 Framer block detects the                                                                                                                                                                       |
|     |            |            |         | presence of Frame Mimic bits (i.e., the Payload bits have appeared to<br>mimic the Framing Bit pattern within the incoming T1 data stream).<br>0 = Indicates that the "Frame Mimic Detection" interrupt has not occurred<br>since the last read of this register.<br>1 = Indicates that the "Frame Mimic Detection" interrupt has occurred                                                                                                                                                                            |
|     |            |            |         | since the last read of this register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 1   | SE         | RUR/<br>WC | 0       | Synchronization Bit Error (CRC-6) Interrupt Status<br>This Reset-Upon-Read bit field indicates whether or not the "CRC-6 Error"<br>interrupt has occurred since the last read of this register.<br>If this interrupt is enabled, then the Receive T1 Framer block will                                                                                                                                                                                                                                                |
|     |            |            |         | generate an interrupt whenever the Receive T1 Framer block detects a CRC-6 Error within the incoming T1 multiframe.                                                                                                                                                                                                                                                                                                                                                                                                   |
|     |            |            |         | 0 = Indicates that the "CRC-6 Error" interrupt has not occurred since the last read of this register.                                                                                                                                                                                                                                                                                                                                                                                                                 |
|     |            |            |         | 1 = Indicates that the "CRC-6 Error" interrupt has occurred since the last read of this register.                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 0   | FE         | RUR/<br>WC | 0       | Framing Error Interrupt Status<br>This Reset-Upon-Read bit field indicates whether or not a "Framing Error"<br>interrupt has occurred since the last read of this register.<br>If this interrupt is enabled, then the Receive T1 Framer block will<br>generate an interrupt whenever the Receive T1 Framer block detects one<br>or more Framing Alignment Bit Error within the incoming T1 data stream.<br>0 = Indicates that the "Framing Error" interrupt has not occurred since the<br>last read of this register. |
|     |            |            |         | 1 = Indicates that the "Framing Error" interrupt has occurred since the last read of this register.                                                                                                                                                                                                                                                                                                                                                                                                                   |
|     |            |            |         | <b>Note:</b> This bit doesn't not necessarily indicate that synchronization has been lost.                                                                                                                                                                                                                                                                                                                                                                                                                            |

124

## 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

#### TABLE 120: FRAMER INTERRUPT ENABLE REGISTER (FIER)

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|----------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | DS0 ENB  | R/W  | 0       | <ul> <li>DS-0 Yellow Alarm</li> <li>This bit is used to enable or disable the DS-0 Yellow Alarm interrupt within the framer block. This yellow alarm is independent of the framing format selected. Any time a DS-0 Yellow Alarm occurs (bit 2 = 0 in each DS-0 time slot), bit 7 and bit 6 in register 0xNB04 will report the status.</li> <li>0 - Disables the interrupt generation</li> <li>1 - Enables the interrupt generation</li> <li>Note: By default, DS-0 Yellow Alarm is detected on the Ingress (RTip/<br/>RRing) side. To detect DS-0 YEL on the Egress (TxSER) side, the DS-0 Switch bit (bit 2) must be set to "1" in register 0xN112.</li> </ul>                                                                                              |
| 6   | Reserved | -    | -       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 5   | SIG_ENB  | R/W  | 0       | <b>Change in Signaling Bits Interrupt Enable</b><br>This bit permits the user to either enable or disable the "Change in Signaling Bits" Interrupt, within the XRT86VX38 device. If the user enables this interrupt, then the Receive T1 Framer block will generate an interrupt when it detects a change in the any four signaling bits (A,B,C,D) in any one of the 24 signaling channels. Users can read the signaling change registers (address 0xN10D-0xN10F) to determine which signaling channel has changed state.<br>0 - Disables the Change in Signaling Bits Interrupt<br>1 - Enables the Change in Signaling Bits Interrupt<br><b>Note:</b> This bit has no meaning when Robbed-Bit Signaling is disabled.                                         |
| 4   | COFA_ENB | R/W  | 0       | Change of Framing Alignment (COFA) Interrupt Enable<br>This bit permits the user to either enable or disable the "Change in FAS<br>Framing Alignment (COFA)" Interrupt, within the XRT86VX38 device. If<br>the user enables this interrupt, then the Receive T1 Framer block will<br>generate an interrupt when it detects a Change of Framing Alignment<br>Signal (e.g., the Framing bits have appeared to move to a different<br>location within the incoming T1 data stream).<br>0 - Disables the "Change of Framing Alignment (COFA)" Interrupt.<br>1 - Enables the "Change of Framing Alignment (COFA)" Interrupt.                                                                                                                                       |
| 3   | OOF_ENB  | R/W  | 0       | <ul> <li>Change in Out of Frame Defect Condition interrupt enable</li> <li>This bit permits the user to either enable or disable the "Change in Out of Frame Defect Condition" Interrupt, within the XRT86VX38 device. If the user enables this interrupt, then the Receive T1 Framer block will generate an interrupt in response to either one of the following conditions.</li> <li>1. The instant that the Receive T1 Framer block declares the Out of Frame defect condition.</li> <li>2. The instant that the Receive T1 Framer block clears the Out of Frame defect condition.</li> <li>0 – Disables the "Change in Out of Frame Defect Condition" Interrupt.</li> <li>1 – Enables the "Change in Out of Frame Defect Condition" Interrupt.</li> </ul> |





#### TABLE 120: FRAMER INTERRUPT ENABLE REGISTER (FIER)

HEX ADDRESS: 0xNB05

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----|----------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2   | FMD_ENB  | R/W  | 0       | <ul> <li>Frame Mimic Detection Interrupt Enable</li> <li>This bit permits the user to either enable or disable the "Frame Mimic Detection" Interrupt, within the XRT86VX38 device. If the user enables this interrupt, then the Receive T1 Framer block will generate an interrupt when it detects the presence of Frame mimic bits (i.e., the payload bits have appeared to mimic the framing bit pattern within the incoming T1 data stream).</li> <li>0 - Disables the "Frame Mimic Detection" Interrupt.</li> <li>1 - Enables the "Frame Mimic Detection" Interrupt.</li> </ul>                                                                                                      |
| 1   | SE_ENB   | R/W  | 0       | Synchronization Bit (CRC-6) Error Interrupt Enable<br>This bit permits the user to either enable or disable the "CRC-6 Error<br>Detection" Interrupt, within the XRT86VX38 device. If the user enables<br>this interrupt, then the Receive T1 Framer block will generate an inter-<br>rupt when it detects a CRC-6 error within the incoming T1 multiframe.<br>0 - Disables the "CRC-6 Error Detection" Interrupt.<br>1 - Enables the "CRC-6 Error Detection" Interrupt.                                                                                                                                                                                                                 |
| 0   | FE_ENB   | R/W  | 0       | <ul> <li>Framing Bit Error Interrupt Enable</li> <li>This bit permits the user to either enable or disable the "Framing Alignment Bit Error Detection" Interrupt, within the XRT86VX38 device. If the user enables this interrupt, then the Receive T1 Framer block will generate an interrupt when it detects one or more Framing Alignment Bit error within the incoming T1 data stream.</li> <li>0 - Disables the "Framing Alignment Bit Error Detection" Interrupt.</li> <li>1 - Enables the "Framing Alignment Bit Error Detection" Interrupt.</li> <li>Note: Detecting Framing Alignment Bit Error doesn't not necessarily indicate that synchronization has been lost.</li> </ul> |



#### TABLE 121: DATA LINK STATUS REGISTER 1 (DLSR1)

| Віт | FUNCTION | Түре       | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----|----------|------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | MSG TYPE | RO         | 0       | HDLC1 Message Type Identifier<br>This READ ONLY bit indicates the type of data link message<br>received by Receive HDLC 1 Controller. Two types of data link mes-<br>sages are supported within the XRT86VX38 device: Message Ori-<br>ented Signaling (MOS) or Bit-Oriented Signalling (BOS).<br>0 = Indicates Bit-Oriented Signaling (BOS) type data link message is<br>received<br>1 = Indicates Message Oriented Signaling (MOS) type data link<br>message is received                                                                                                                                                                                                                                                                                                          |
| 6   | TxSOT    | RUR/<br>WC | 0       | Transmit HDLC1 Controller Start of Transmission (TxSOT)<br>Interrupt Status<br>This Reset-Upon-Read bit indicates whether or not the "Transmit<br>HDLC1 Controller Start of Transmission (TxSOT) "Interrupt has<br>occurred since the last read of this register. Transmit HDLC1 Con-<br>troller will declare this interrupt when it has started to transmit a data<br>link message. For sending large HDLC messages, start loading the<br>next available buffer once this interrupt is detected.<br>0 = Transmit HDLC1 Controller Start of Transmission (TxSOT) inter-<br>rupt has not occurred since the last read of this register<br>1 = Transmit HDLC1 Controller Start of Transmission interrupt<br>(TxSOT) has occurred since the last read of this register.               |
| 5   | RxSOT    | RUR/<br>WC | 0       | Receive HDLC1 Controller Start of Reception (RxSOT) InterruptStatusThis Reset-Upon-Read bit indicates whether or not the ReceiveHDLC1 Controller Start of Reception (RxSOT) interrupt hasoccurred since the last read of this register. Receive HDLC1 Con-<br>troller will declare this interrupt when it has started to receive a data<br>link message.0 = Receive HDLC1 Controller Start of Reception (RxSOT) interrupt<br>has not occurred since the last read of this register1 = Receive HDLC1 Controller Start of Reception (RxSOT) interrupt<br>has occurred since the last read of this register                                                                                                                                                                           |
| 4   | TxEOT    | RUR/<br>WC | 0       | Transmit HDLC1 Controller End of Transmission (TxEOT) Inter-<br>rupt Status<br>This Reset-Upon-Read bit indicates whether or not the Transmit<br>HDLC1 Controller End of Transmission (TxEOT) Interrupt has<br>occurred since the last read of this register. Transmit HDLC1 Con-<br>troller will declare this interrupt when it has completed its transmis-<br>sion of a data link message. For sending large HDLC messages, it<br>is critical to load the next available buffer before this interrupt<br>occurs.<br>0 = Transmit HDLC1 Controller End of Transmission (TxEOT) inter-<br>rupt has not occurred since the last read of this register<br>1 = Transmit HDLC1 Controller End of Transmission (TxEOT) inter-<br>rupt has occurred since the last read of this register |



#### TABLE 121: DATA LINK STATUS REGISTER 1 (DLSR1)

HEX ADDRESS: 0xNB06

| Віт | FUNCTION  | Түре       | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----|-----------|------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3   | RxEOT     | RUR/<br>WC | 0       | Receive HDLC1 Controller End of Reception (RxEOT) Interrupt<br>Status<br>This Reset-Upon-Read bit indicates whether or not the Receive<br>HDLC1 Controller End of Reception (RxEOT) Interrupt has occurred<br>since the last read of this register. Receive HDLC1 Controller will<br>declare this interrupt once it has completely received a full data link<br>message, or once the buffer is full.<br>0 = Receive HDLC1 Controller End of Reception (RxEOT) interrupt<br>has not occurred since the last read of this register<br>1 = Receive HDLC1 Controller End of Reception (RxEOT) Interrupt<br>has occurred since the last read of this register |
| 2   | FCS Error | RUR/<br>WC | 0       | FCS Error Interrupt Status<br>This Reset-Upon-Read bit indicates whether or not the FCS Error<br>Interrupt has occurred since the last read of this register. Receive<br>HDLC1 Controller will declare this interrupt when it has detected the<br>FCS error in the most recently received data link message.<br>0 = FCS Error interrupt has not occurred since the last read of this<br>register<br>1 = FCS Error interrupt has occurred since the last read of this regis-<br>ter                                                                                                                                                                       |
| 1   | Rx ABORT  | RUR/<br>WC | 0       | <ul> <li>Receipt of Abort Sequence Interrupt Status</li> <li>This Reset-Upon-Read bit indicates whether or not the Receipt of Abort Sequence interrupt has occurred since last read of this register. Receive HDLC1 Controller will declare this interrupt if it detects the Abort Sequence (i.e. a string of seven (7) consecutive 1's) in the incoming data link channel.</li> <li>0 = Receipt of Abort Sequence interrupt has not occurred since last read of this register</li> <li>1 = Receipt of Abort Sequence interrupt has occurred since last read of this register</li> </ul>                                                                 |
| 0   | RxIDLE    | RUR/<br>WC | 0       | <ul> <li>Receipt of Idle Sequence Interrupt Status</li> <li>This Reset-Upon-Read bit indicates whether or not the Receipt of Idle Sequence interrupt has occurred since the last read of this register. The Receive HDLC1 Controller will declare this interrupt if it detects the flag sequence octet (0x7E) in the incoming data link channel. If RxIDLE "AND" RxEOT occur together, then the entire HDLC message has been received.</li> <li>0 = Receipt of Idle Sequence interrupt has not occurred since last read of this register</li> <li>1 = Receipt of Idle Sequence interrupt has occurred since last read of this register.</li> </ul>       |

## 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

| Віт | FUNCTION  | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                              |
|-----|-----------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved  | -    | -       | Reserved                                                                                                                                                                                                                                                                           |
| 6   | TxSOT ENB | R/W  | 0       | Transmit HDLC1 Controller Start of Transmission (TxSOT)<br>Interrupt Enable                                                                                                                                                                                                        |
|     |           |      |         | This bit enables or disables the "Transmit HDLC1 Controller Start of Transmission (TxSOT) "Interrupt within the XRT86VX38 device.<br>Once this interrupt is enabled, the Transmit HDLC1 Controller will generate an interrupt when it has started to transmit a data link message. |
|     |           |      |         | <ul> <li>0 = Disables the Transmit HDLC1 Controller Start of Transmission<br/>(TxSOT) interrupt.</li> <li>1 = Enables the Transmit HDLC1 Controller Start of Transmission<br/>(TxSOT) interrupt.</li> </ul>                                                                        |
| 5   | RxSOT ENB | R/W  | 0       | Receive HDLC1 Controller Start of Reception (RxSOT) Interrupt<br>Enable                                                                                                                                                                                                            |
|     |           |      |         | This bit enables or disables the "Receive HDLC1 Controller Start of Reception (RxSOT) "Interrupt within the XRT86VX38 device. Once this interrupt is enabled, the Receive HDLC1 Controller will generate an interrupt when it has started to receive a data link message.          |
|     |           |      |         | 0 = Disables the Receive HDLC1 Controller Start of Reception (RxSOT) interrupt.                                                                                                                                                                                                    |
|     |           |      |         | 1 = Enables the Receive HDLC1 Controller Start of Reception (RxSOT) interrupt.                                                                                                                                                                                                     |
| 4   | TxEOT ENB | R/W  | 0       | Transmit HDLC1 Controller End of Transmission (TxEOT) Inter-<br>rupt Enable                                                                                                                                                                                                        |
|     |           |      |         | This bit enables or disables the "Transmit HDLC1 Controller End of Transmission (TxEOT) "Interrupt within the XRT86VX38 device.<br>Once this interrupt is enabled, the Transmit HDLC1 Controller will generate an interrupt when it has finished transmitting a data link message. |
|     |           |      |         | 0 = Disables the Transmit HDLC1 Controller End of Transmission (TxEOT) interrupt.                                                                                                                                                                                                  |
|     |           |      |         | 1 = Enables the Transmit HDLC1 Controller End of Transmission (TxEOT) interrupt.                                                                                                                                                                                                   |
| 3   | RxEOT ENB | R/W  | 0       | Receive HDLC1 Controller End of Reception (RxEOT) Interrupt<br>Enable                                                                                                                                                                                                              |
|     |           |      |         | This bit enables or disables the "Receive HDLC1 Controller End of Reception (RxEOT) "Interrupt within the XRT86VX38 device. Once this interrupt is enabled, the Receive HDLC1 Controller will generate an interrupt when it has finished receiving a complete data link message.   |
|     |           |      |         | 0 = Disables the Receive HDLC1 Controller End of Reception (RxEOT) interrupt.                                                                                                                                                                                                      |
|     |           |      |         | 1 = Enables the Receive HDLC1 Controller End of Reception<br>(RxEOT) interrupt.                                                                                                                                                                                                    |





#### TABLE 122: DATA LINK INTERRUPT ENABLE REGISTER 1 (DLIER1)

HEX ADDRESS: 0xNB07

| Віт | FUNCTION    | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----|-------------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2   | FCS ERR ENB | R/W  | 0       | FCS Error Interrupt Enable<br>This bit enables or disables the "Received FCS Error "Interrupt<br>within the XRT86VX38 device. Once this interrupt is enabled, the<br>Receive HDLC1 Controller will generate an interrupt when it has<br>detected the FCS error within the incoming data link message.<br>0 = Disables the "Receive FCS Error" interrupt.<br>1 = Enables the "Receive FCS Error" interrupt.                                                                                               |
| 1   | RXABORT ENB | R/W  | 0       | Receipt of Abort Sequence Interrupt Enable<br>This bit enables or disables the "Receipt of Abort Sequence" Inter-<br>rupt within the XRT86VX38 device. Once this interrupt is enabled,<br>the Receive HDLC1 Controller will generate an interrupt when it has<br>detected the Abort Sequence (i.e. a string of seven (7) consecutive<br>1's) within the incoming data link channel.<br>0 = Disables the "Receipt of Abort Sequence" interrupt.<br>1 = Enables the "Receipt of Abort Sequence" interrupt. |
| 0   | RXIDLE ENB  | R/W  | 0       | Receipt of Idle Sequence Interrupt EnableThis bit enables or disables the "Receipt of Idle Sequence" Interruptwithin the XRT86VX38 device. Once this interrupt is enabled, theReceive HDLC1 Controller will generate an interrupt when it hasdetected the Idle Sequence Octet (i.e. 0x7E) within the incomingdata link channel.0 = Disables the "Receipt of Idle Sequence" interrupt.1 = Enables the "Receipt of Idle Sequence" interrupt.                                                               |

#### TABLE 123: SLIP BUFFER INTERRUPT STATUS REGISTER (SBISR)

| Віт | FUNCTION  | Түре       | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----|-----------|------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | TxSB_FULL | RUR/<br>WC | 0       | Transmit Slip buffer Full Interrupt Status<br>This Reset-Upon-Read bit indicates whether or not the Transmit Slip<br>Buffer Full interrupt has occurred since the last read of this register.<br>The transmit Slip Buffer Full interrupt is declared when the transmit<br>slip buffer is filled. If the transmit slip buffer is full and a WRITE oper-<br>ation occurs, then a full frame of data will be deleted, and this inter-<br>rupt bit will be set to '1'.<br>0 = Indicates that the Transmit Slip Buffer Full interrupt has not<br>occurred since the last read of this register.<br>1 = Indicates that the Transmit Slip Buffer Full interrupt has occurred<br>since the last read of this register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 6   | TxSB_EMPT | RUR/<br>WC | 0       | <b>Transmit Slip buffer Empty Interrupt Status</b><br>This Reset-Upon-Read bit indicates whether or not the Transmit Slip<br>Buffer Empty interrupt has occurred since the last read of this regis-<br>ter. The transmit Slip Buffer Empty interrupt is declared when the<br>transmit slip buffer is emptied. If the transmit slip buffer is emptied<br>and a READ operation occurs, then a full frame of data will be<br>repeated, and this interrupt bit will be set to '1'.<br>0 = Indicates that the Transmit Slip Buffer Empty interrupt has not<br>occurred since the last read of this register.<br>1 = Indicates that the Transmit Slip Buffer Empty interrupt has<br>occurred since the last read of this register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 5   | TxSB_SLIP | RUR/<br>WC | 0       | <ul> <li>Transmit Slip Buffer Slips Interrupt Status This Reset-Upon-Read bit indicates whether or not the Transmit Slip Buffer Slips interrupt has occurred since the last read of this register.  The transmit Slip Buffer Slips interrupt is declared when the transmit slip buffer is either filled or emptied. This interrupt bit will be set to '1' in either one of these two conditions:  <ol> <li>If the transmit slip buffer is emptied and a READ operation occurs, then a full frame of data will be repeated, and this interrupt bit will be set to '1'.</li> <li>If the transmit slip buffer is full and a WRITE operation occurs, then a full frame of data will be deleted, and this interrupt bit will be set to '1'.</li> <li>If the transmit slip buffer is full and a WRITE operation occurs, then a full frame of data will be deleted, and this interrupt bit will be set to '1'. </li> <li>Indicates that the Transmit Slip Buffer Slips interrupt has not occurred since the last read of this register.  Note: Users still need to read the Transmit Slip Buffer Empty Interrupt (bit 6 of this register) or the Transmit Slip Buffer Full Interrupts (bit 7 of this register) to determine whether transmit slip buffer empties or fills. </li> </ol></li></ul> |





#### TABLE 123: SLIP BUFFER INTERRUPT STATUS REGISTER (SBISR)

HEX ADDRESS: 0xNB08

| Віт | FUNCTION        | Түре       | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----|-----------------|------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4   | SLC®96 LOCK     | RO         | 0       | <b>SLC®96 is in SYNC</b><br>This READ ONLY bit field indicates whether or not frame synchroni-<br>zation is achieved when the XRT86VX38 is configured in SLC®96<br>framing mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|     |                 |            |         | 0 = Indicates that frame synchronization is not achieved in SLC®96 framing mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|     |                 |            |         | 1 = Indicates that frame synchronization is achieved in SLC®96 framing mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 3   | Multiframe LOCK | RO         | 0       | <ul> <li>Multiframe is in SYNC</li> <li>This READ ONLY bit field indicates whether or not the T1 Receive</li> <li>Framer Block is declaring T1 Multiframe LOCK status.</li> <li>0 = Indicates that the T1 Receive Framer is currently declaring T1 multiframe LOSS OF LOCK status</li> <li>0 = Indicates that the T1 Receive Framer is currently declaring T1 multiframe LOCK status</li> </ul>                                                                                                                                                                                                                                                                                                         |
| 2   | RxSB_FULL       | RUR/<br>WC | 0       | Receive Slip buffer Full Interrupt Status<br>This Reset-Upon-Read bit indicates whether or not the Receive Slip<br>Buffer Full interrupt has occurred since the last read of this register.<br>The Receive Slip Buffer Full interrupt is declared when the receive<br>slip buffer is filled. If the receive slip buffer is full and a WRITE oper-<br>ation occurs, then a full frame of data will be deleted, and this inter-<br>rupt bit will be set to '1'.<br>0 = Indicates that the Receive Slip Buffer Full interrupt has not<br>occurred since the last read of this register.<br>1 = Indicates that the Receive Slip Buffer Full interrupt has occurred<br>since the last read of this register. |

#### 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

#### TABLE 123: SLIP BUFFER INTERRUPT STATUS REGISTER (SBISR)

| Віт | FUNCTION  | Түре       | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|-----------|------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | RxSB_EMPT | RUR/<br>WC | 0       | <ul> <li>Receive Slip buffer Empty Interrupt Status</li> <li>This Reset-Upon-Read bit indicates whether or not the Receive Slip</li> <li>Buffer Empty interrupt has occurred since the last read of this register. The Receive Slip Buffer Empty interrupt is declared when the receive slip buffer is emptied. If the receive slip buffer is emptied and a READ operation occurs, then a full frame of data will be repeated, and this interrupt bit will be set to '1'.</li> <li>0 = Indicates that the Receive Slip Buffer Empty interrupt has not occurred since the last read of this register.</li> <li>1 = Indicates that the Receive Slip Buffer Empty interrupt has occurred since the last read of this register.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 0   | RxSB_SLIP | RUR/<br>WC | 0       | <ul> <li>Receive Slip Buffer Slips Interrupt Status This Reset-Upon-Read bit indicates whether or not the Receive Slip Buffer Slips interrupt has occurred since the last read of this register.  The Receive Slip Buffer Slips interrupt is declared when the receive slip buffer is either filled or emptied. This interrupt bit will be set to '1' in either one of these two conditions:  <ol> <li>If the receive slip buffer is emptied and a READ operation occurs, then a full frame of data will be repeated, and this interrupt bit will be set to '1'.</li> <li>If the receive slip buffer is full and a WRITE operation occurs, then a full frame of data will be deleted, and this interrupt bit will be set to '1'. </li> <li>If the receive slip buffer is full and a WRITE operation occurs, then a full frame of data will be deleted, and this interrupt bit will be set to '1'.</li> <li>Indicates that the Receive Slip Buffer Slips interrupt has not occurred since the last read of this register.</li> <li>I = Indicates that the Receive Slip Buffer Slips interrupt has occurred since the last read of this register.</li> </ol></li></ul> Note: Users still need to read the Receive Slip Buffer Empty Interrupt (bit 1 of this register) or the Receive Slip Buffer Full Interrupts (bit 2 of this register) to determine whether transmit slip buffer empties or fills. |





#### TABLE 124: SLIP BUFFER INTERRUPT ENABLE REGISTER (SBIER)

HEX ADDRESS: 0xNB09

| Віт | FUNCTION   | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----|------------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | TxFULL_ENB | R/W  | 0       | <b>Transmit Slip Buffer Full Interrupt Enable</b><br>This bit enables or disables the Transmit Slip Buffer Full interrupt<br>within the XRT86VX38 device. Once this interrupt is enabled, the<br>transmit Slip Buffer Full interrupt is declared when the transmit slip<br>buffer is filled. If the transmit slip buffer is full and a WRITE opera-<br>tion occurs, then a full frame of data will be deleted, and the interrupt<br>status bit will be set to '1'.<br>0 - Disables the Transmit Slip Buffer Full interrupt when the Transmit<br>Slip Buffer fills<br>1 - Enables the Transmit Slip Buffer Full interrupt when the Transmit<br>Slip Buffer fills.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 6   | TxEMPT_ENB | R/W  | 0       | <b>Transmit Slip Buffer Empty Interrupt Enable</b><br>This bit enables or disables the Transmit Slip Buffer Empty interrupt<br>within the XRT86VX38 device. Once this interrupt is enabled, the<br>transmit Slip Buffer Empty interrupt is declared when the transmit<br>slip buffer is emptied. If the transmit slip buffer is emptied and a<br>READ operation occurs, then a full frame of data will be repeated,<br>and the interrupt status bit will be set to '1'.<br>0 - Disables the Transmit Slip Buffer Empty interrupt when the<br>Transmit Slip Buffer empties<br>1 - Enables the Transmit Slip Buffer Empty interrupt when the Trans-<br>mit Slip Buffer empties.                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 5   | TxSLIP_ENB | R/W  | 0       | <ul> <li>Transmit Slip Buffer Slips Interrupt Enable This bit enables or disables the Transmit Slip Buffer Slips interrupt within the XRT86VX38 device. Once this interrupt is enabled, the transmit Slip Buffer Slips interrupt is declared when either the trans- mit slip buffer is filled or emptied. If the transmit slip buffer is emptied and a READ operation occurs, then a full frame of data will be repeated, and the interrupt status bit will be set to '1'. The interrupt status bit will be set to '1' in either one of these two conditions: <ol> <li>If the transmit slip buffer is emptied and a READ operation occurs, then a full frame of data will be repeated, and this interrupt bit will be set to '1'.</li> <li>If the transmit slip buffer is full and a WRITE operation occurs, then a full frame of data will be deleted, and this interrupt bit will be set to '1'. </li> <li>D - Disables the Transmit Slip Buffer Slips interrupt when the Trans- mit Slip Buffer empties or fills </li> <li>Enables the Transmit Slip Buffer Slips interrupt when the Trans- mit Slip Buffer empties or fills.</li> </ol></li></ul> |
| 4-3 | Reserved   | -    | -       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

#### 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

#### TABLE 124: SLIP BUFFER INTERRUPT ENABLE REGISTER (SBIER)

| Віт | FUNCTION   | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----|------------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2   | RxFULL_ENB | R/W  | 0       | Receive Slip Buffer Full Interrupt Enable<br>This bit enables or disables the Receive Slip Buffer Full interrupt<br>within the XRT86VX38 device. Once this interrupt is enabled, the<br>Receive Slip Buffer Full interrupt is declared when the receive slip<br>buffer is filled. If the Receive slip buffer is full and a WRITE opera-<br>tion occurs, then a full frame of data will be deleted, and the interrupt<br>status bit will be set to '1'.<br>0 - Disables the Receive Slip Buffer Full interrupt when the Transmit<br>Slip Buffer fills<br>1 - Enables the Receive Slip Buffer Full interrupt when the Transmit<br>Slip Buffer fills.                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 1   | RxEMPT_ENB | R/W  | 0       | Receive Slip buffer Empty Interrupt Enable<br>This bit enables or disables the Receives Slip Buffer Empty interrupt<br>within the XRT86VX38 device. Once this interrupt is enabled, the<br>Receive Slip Buffer Empty interrupt is declared when the Receive<br>slip buffer is emptied. If the Receive slip buffer is emptied and a<br>READ operation occurs, then a full frame of data will be repeated,<br>and the interrupt status bit will be set to '1'.<br>0 - Disables the Receive Slip Buffer Empty interrupt when the Trans-<br>mit Slip Buffer empties<br>1 - Enables the Receive Slip Buffer Empty interrupt when the Trans-<br>mit Slip Buffer empties.                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 0   | RxSLIP_ENB | R/W  | 0       | <ul> <li>Receive Slip buffer Slips Interrupt Enable This bit enables or disables the Receive Slip Buffer Slips interrupt within the XRT86VX38 device. Once this interrupt is enabled, the Receive Slip Buffer Slips interrupt is declared when either the Receive slip buffer is filled or emptied. If the Receive slip buffer is emptied and a READ operation occurs, then a full frame of data will be repeated, and the interrupt status bit will be set to '1'.  The interrupt status bit will be set to '1' in either one of these two conditions:   1. If the Receive slip buffer is full and a READ operation occurs, then a full frame of data will be repeated, and this interrupt bit will be set to '1'.   2. If the Receive slip buffer is full and a WRITE operation occurs, then a full frame of data will be deleted, and this interrupt bit will be set to '1'.  </li> <li> 0 - Disables the Receive Slip Buffer Slips interrupt when the Transmit Slip Buffer empties or fills   1 - Enables the Receive Slip Buffer Slips interrupt when the Transmit Slip Buffer empties or fills.</li></ul> |





#### TABLE 125: RECEIVE LOOPBACK CODE 0 INTERRUPT AND STATUS REGISTER (RLCISR0) HEX ADDRESS: 0xNB0A

| Віт | FUNCTION | Түре       | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----|----------|------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | -        | -          | -       | Reserved (For E1 mode only)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 3   | RXASTAT  | RO         | 0       | Receive Loopback Activation Code State<br>This READ ONLY bit indicates whether or not the Receive T1 Framer Block is<br>currently detecting the Receive Loopback Activation Code, as specified in the<br>Receive Loopback Activation Code Register (RLACR - address 0xN126) if<br>Receive Loopback Activation Code Detection is enabled.<br>0 = Indicates that the Receive T1 Framer Block is NOT currently detecting the<br>Receive Loopback Activation Code.<br>1 = Indicates that the Receive T1 Framer Block is currently detecting the<br>Receive Loopback Activation Code.                                                                                                                                                                                                                                                                                                                   |
| 2   | RXDSTAT  | RO         | 0       | Receive Loopback Deactivation Code State<br>This READ ONLY bit indicates whether or not the Receive T1 Framer Block is<br>currently detecting the Receive Loopback Deactivation Code, as specified in<br>the Receive Loopback Deactivation Code Register (RLDCR - address<br>0xN127) if Receive Loopback Deactivation Code Detection is enabled.<br>0 = Indicates that the Receive T1 Framer Block is NOT currently detecting the<br>Receive Loopback Deactivation Code.<br>1 = Indicates that the Receive T1 Framer Block is currently detecting the<br>Receive Loopback Deactivation Code.                                                                                                                                                                                                                                                                                                       |
| 1   | RXAINT   | RUR/<br>WC | 0       | <ul> <li>Change in Receive Loopback Activation Code interrupt Status This Reset-Upon-Read bit field indicates whether or not the "Change in Receive Loopback Activation Code" interrupt has occurred since the last read of this register. If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt in response to either one of the following conditions. 1. Whenever the Receive T1 Framer block detects the Receive Loopback  Activation Code. 2. Whenever the Receive T1 Framer block no longer detects the Receive  Loopback Activation Code. 0 = Indicates that the "Change in Receive Loopback Activation Code" inter- rupt has not occurred since the last read of this register 1 = Indicates that the "Change in Receive Loopback Activation Code" inter- rupt has not occurred since the last read of this register </li> </ul>                        |
| 0   | RXDINT   | RUR/<br>WC | 0       | <ul> <li>Change in Receive Loopback Deactivation Code interrupt Status This Reset-Upon-Read bit field indicates whether or not the "Change in Receive Loopback Deactivation Code" interrupt has occurred since the last read of this register. If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt in response to either one of the following conditions. 1. Whenever the Receive T1 Framer block detects the Receive Loopback Deactivation Code. </li> <li>Whenever the Receive T1 Framer block no longer detects the Receive Loopback Deactivation Code. </li> <li>0 = Indicates that the "Change in Receive Loopback Deactivation Code" interrupt has not occurred since the last read of this register 1 = Indicates that the "Change in Receive Loopback Deactivation Code" interrupt has not occurred since the last read of this register </li> </ul> |

#### 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION



#### TABLE 126: RECEIVE LOOPBACK CODE 0 INTERRUPT ENABLE REGISTER (RLCIER0) HEX ADDRESS: 0xNB0B

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----|----------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-2 | Reserved | -    | -       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 1   | RXAENB   | R/W  | 0       | <ul> <li>Receive Loopback Activation Code Interrupt Enable</li> <li>This bit enables or disables the "Change in Receive Loopback Activation Code" interrupt within the T1 Receive Framer.</li> <li>If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt in response to either one of the following conditions.</li> <li>1. Whenever the Receive T1 Framer block detects the Receive Loopback Activation Code.</li> <li>2. Whenever the Receive T1 Framer block no longer detects the Receive Loopback Activation Code.</li> <li>0 - Disables the "Change in Receive Loopback Activation Code" interrupt within the T1 Receive Framer.</li> </ul> |
|     |          |      |         | 1 - Enables the "Change in Receive Loopback Activation Code" interrupt within the T1 Receive Framer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 0   | RXDENB   | R/W  | 0       | <b>Receive Loopback Deactivation Code Interrupt Enable</b><br>This bit enables or disables the "Change in Receive Loopback<br>Deactivation Code" interrupt within the T1 Receive Framer.<br>If this interrupt is enabled, then the Receive T1 Framer block will<br>generate an interrupt in response to either one of the following<br>conditions.                                                                                                                                                                                                                                                                                                                                    |
|     |          |      |         | <ol> <li>Whenever the Receive T1 Framer block detects the Receive<br/>Loopback Deactivation Code.</li> <li>Whenever the Receive T1 Framer block no longer detects<br/>the Receive Loopback Deactivation Code.</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|     |          |      |         | <ul> <li>0 - Disables the "Change in Receive Loopback Deactivation Code"<br/>interrupt within the T1 Receive Framer.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|     |          |      |         | 1 - Enables the "Change in Receive Loopback Deactivation Code" interrupt within the T1 Receive Framer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |



#### TABLE 127: EXCESSIVE ZERO STATUS REGISTER (EXZSR)

HEX ADDRESS: 0xNB0E

**XRT86VX38** 

| Віт | FUNCTION   | Түре       | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----|------------|------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-1 | Reserved   | -          | -       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 0   | EXZ_STATUS | RUR/<br>WC | 0       | <ul> <li>Change in Excessive Zero Condition Interrupt Status This Reset-Upon-Read bit field indicates whether or not the "Change in Excessive Zero Condition" interrupt within the T1 Receive Framer Block has occurred since the last read of this register. If this interrupt is enabled, then the Receive T1 Framer block will gener- ate an interrupt in response to either one of the following conditions. <ol> <li>Whenever the Receive T1 Framer block detects the Excessive Zero Condition.</li> <li>Whenever the Receive T1 Framer block clears the Excessive Zero Condition</li> <li>Whenever the Receive T1 Framer block clears the Excessive Zero Condition</li> <li>Indicates the "Change in Excessive Zero Condition" interrupt has NOT occurred since the last read of this register</li> <li>Indicates the "Change in Excessive Zero Condition" interrupt has occurred since the last read of this register</li> </ol></li></ul> |

#### TABLE 128: EXCESSIVE ZERO ENABLE REGISTER (EXZER)

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|----------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-1 | -        | -    | -       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 0   | EXZ_ENB  | R/W  | 0       | <ul> <li>Change in Excessive Zero Condition Interrupt Enable This bit enables or disables the "Change in Excessive Zero Condition" interrupt within the T1 Receive Framer. If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt in response to either one of the following conditions. <ol> <li>Whenever the Receive T1 Framer block detects the Excessive Zero Condition.</li> <li>Whenever the Receive T1 Framer block clears the Excessive Zero Condition.</li> <li>Whenever the Receive T1 Framer block clears the Excessive Zero Condition.</li> <li>The Provide the Change in Excessive Zero Condition" interrupt within the Receive T1 Framer Block</li> <li>Enables the "Change in Excessive Zero Condition" interrupt within the Receive T1 Framer Block</li> </ol></li></ul> |



#### TABLE 129: SS7 STATUS REGISTER FOR LAPD1 (SS7SR1)

#### HEX ADDRESS: 0xNB10

| Віт | FUNCTION     | Түре       | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----|--------------|------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | SS7_1_STATUS | RUR/<br>WC |         | <ul> <li>SS7 Interrupt Status for LAPD Controller 1</li> <li>This Reset-Upon-Read bit field indicates whether or not the "SS7" interrupt has occurred since the last read of this register.</li> <li>If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt when the Received LAPD message is more than 276 Bytes in length.</li> <li>0 = Indicates that the "SS7" interrupt has not occurred since the last read of this register</li> <li>1 = Indicates that the "SS7" interrupt has occurred since the last read of this register</li> </ul> |

#### TABLE 130: SS7 ENABLE REGISTER FOR LAPD1 (SS7ER1)

| Віт | FUNCTION  | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----|-----------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | SS7_1_ENB | R/W  | 0       | <ul> <li>SS7 Interrupt Enable for LAPD Controller 1</li> <li>This bit enables or disables the "SS7" interrupt within the LAPD Controller 1.</li> <li>If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt when the Received LAPD message is more than 276 Bytes in length.</li> <li>0 - Disables the "SS7" interrupt within the LAPD Controller 1.</li> <li>1 - Enables the "SS7" interrupt within the LAPD Controller 1.</li> </ul> |



# TABLE 131: RxLOS/CRC INTERRUPT STATUS REGISTER (RLCISR) 0xNB12

HEX ADDRESS:

**XRT86VX38** 

| Віт | FUNCTION | Түре       | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----|----------|------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | -        | -          | -       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 3   | RxLOSINT | RUR/<br>WC | 0       | <ul> <li>Change in Receive LOS condition Interrupt Status This bit indicates whether or not the "Change in Receive LOS condition" interrupt has occurred since the last read of this register. If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt in response to either one of the following conditions. <ol> <li>Whenever the Receive T1 Framer block declares the Receive LOS condition.</li> <li>Whenever the Receive T1 Framer block clears the Receive LOS condition.</li> <li>Whenever the Receive T1 Framer block clears the Receive LOS condition.</li> <li>Indicates that the "Change in Receive LOS Condition" interrupt has not occurred since the last read of this register. I = Indicates that the "Change in Receive LOS Condition" interrupt has occurred since the last read of this register. </li> </ol></li></ul> |
| 2-0 | Reserved | -          | -       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

#### TABLE 132: RxLOS/CRC INTERRUPT ENABLE REGISTER (RLCIER)

| Віт | FUNCTION  | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                |
|-----|-----------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3   | RxLOS_ENB | R/W  | 0       | <ul> <li>Change in Receive LOS Condition Interrupt Enable</li> <li>This bit enables the "Change in Receive LOS Condition" interrupt.</li> <li>0 = Enables "Change in Receive LOS Condition" Interrupt.</li> <li>1 = Disables "Change in Receive LOS Condition" Interrupt.</li> </ul> |
| 2-0 | -         | -    | -       | Reserved                                                                                                                                                                                                                                                                             |



#### TABLE 133: RECEIVE LOOPBACK CODE 1 INTERRUPT AND STATUS REGISTER (RLCISR1) HEX ADDRESS: 0xNB14

| Віт | FUNCTION | Түре       | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----|----------|------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | -        | -          | -       | Reserved (For E1 mode only)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 3   | RXASTAT  | RO         | 0       | Receive Loopback Activation Code State<br>This READ ONLY bit indicates whether or not the Receive T1 Framer Block is<br>currently detecting the Receive Loopback Activation Code, as specified in the<br>Receive Loopback Activation Code Register (RLACR) if Receive Loopback<br>Activation Code Detection is enabled.<br>0 = Indicates that the Receive T1 Framer Block is NOT currently detecting the<br>Receive Loopback Activation Code.<br>1 = Indicates that the Receive T1 Framer Block is currently detecting the<br>Receive Loopback Activation Code.                                                                                                                                                                                                                                                                                                                                            |
| 2   | RXDSTAT  | RO         | 0       | Receive Loopback Deactivation Code State<br>This READ ONLY bit indicates whether or not the Receive T1 Framer Block is<br>currently detecting the Receive Loopback Deactivation Code, as specified in<br>the Receive Loopback Deactivation Code Register (RLDCR) if Receive Loop-<br>back Deactivation Code Detection is enabled.<br>0 = Indicates that the Receive T1 Framer Block is NOT currently detecting the<br>Receive Loopback Deactivation Code.<br>1 = Indicates that the Receive T1 Framer Block is currently detecting the<br>Receive Loopback Deactivation Code.                                                                                                                                                                                                                                                                                                                              |
| 1   | RXAINT   | RUR/<br>WC | 0       | <ul> <li>Change in Receive Loopback Activation Code interrupt Status This Reset-Upon-Read bit field indicates whether or not the "Change in Receive Loopback Activation Code" interrupt has occurred since the last read of this register. If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt in response to either one of the following conditions. 1. Whenever the Receive T1 Framer block detects the Receive Loopback  Activation Code. 2. Whenever the Receive T1 Framer block no longer detects the Receive  Loopback Activation Code. 0 = Indicates that the "Change in Receive Loopback Activation Code" inter- rupt has not occurred since the last read of this register 1 = Indicates that the "Change in Receive Loopback Activation Code" inter- rupt has not occurred since the last read of this register </li> </ul>                                |
| 0   | RXDINT   | RUR/<br>WC | 0       | <ul> <li>Change in Receive Loopback Deactivation Code interrupt Status This Reset-Upon-Read bit field indicates whether or not the "Change in Receive Loopback Deactivation Code" interrupt has occurred since the last read of this register. If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt in response to either one of the following conditions. <ol> <li>Whenever the Receive T1 Framer block detects the Receive Loopback Deactivation Code. </li> <li>Whenever the Receive T1 Framer block no longer detects the Receive Loopback Deactivation Code. </li> <li>Indicates that the "Change in Receive Loopback Deactivation Code" interrupt has not occurred since the last read of this register 1 = Indicates that the "Change in Receive Loopback Deactivation Code" interrupt has occurred since the last read of this register </li> </ol></li></ul> |



### TABLE 134: RECEIVE LOOPBACK CODE 1 INTERRUPT ENABLE REGISTER (RLCIER1) HEX ADDRESS: 0xNB15

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                       |
|-----|----------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-2 | Reserved | -    | -       | Reserved                                                                                                                                                                                                                                                                                                                                    |
| 1   | RXAENB   | R/W  | 0       | <b>Receive Loopback Activation Code Interrupt Enable</b><br>This bit enables or disables the "Change in Receive Loopback Acti-<br>vation Code" interrupt within the T1 Receive Framer.                                                                                                                                                      |
|     |          |      |         | If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt in response to either one of the following                                                                                                                                                                                                        |
|     |          |      |         | <ul> <li>conditions.</li> <li>1. Whenever the Receive T1 Framer block detects the Receive Loopback Activation Code.</li> </ul>                                                                                                                                                                                                              |
|     |          |      |         | <ol> <li>Whenever the Receive T1 Framer block no longer detects<br/>the Receive Loopback Activation Code.</li> </ol>                                                                                                                                                                                                                        |
|     |          |      |         | 0 - Disables the "Change in Receive Loopback Activation Code" interrupt within the T1 Receive Framer.                                                                                                                                                                                                                                       |
|     |          |      |         | 1 - Enables the "Change in Receive Loopback Activation Code" interrupt within the T1 Receive Framer.                                                                                                                                                                                                                                        |
| 0   | RXDENB   | R/W  | 0       | Receive Loopback Deactivation Code Interrupt Enable<br>This bit enables or disables the "Change in Receive Loopback<br>Deactivation Code" interrupt within the T1 Receive Framer.<br>If this interrupt is enabled, then the Receive T1 Framer block will<br>generate an interrupt in response to either one of the following<br>conditions. |
|     |          |      |         | <ol> <li>Whenever the Receive T1 Framer block detects the Receive<br/>Loopback Deactivation Code.</li> </ol>                                                                                                                                                                                                                                |
|     |          |      |         | <ol> <li>Whenever the Receive T1 Framer block no longer detects<br/>the Receive Loopback Deactivation Code.</li> </ol>                                                                                                                                                                                                                      |
|     |          |      |         | 0 - Disables the "Change in Receive Loopback Deactivation Code" interrupt within the T1 Receive Framer.                                                                                                                                                                                                                                     |
|     |          |      |         | 1 - Enables the "Change in Receive Loopback Deactivation Code" interrupt within the T1 Receive Framer.                                                                                                                                                                                                                                      |



## TABLE 135: DATA LINK STATUS REGISTER 2 (DLSR2)

#### HEX ADDRESS: 0xNB16

| Віт | FUNCTION | Түре       | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----|----------|------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | MSG TYPE | RO         | 0       | HDLC2 Message Type Identifier<br>This READ ONLY bit indicates the type of data link message<br>received by Receive HDLC 2 Controller. Two types of data link mes-<br>sages are supported within the XRT86VX38 device: Message Ori-<br>ented Signaling (MOS) or Bit-Oriented Signalling (BOS).<br>0 = Indicates Bit-Oriented Signaling (BOS) type data link message is<br>received<br>1 = Indicates Message Oriented Signaling (MOS) type data link<br>message is received                                                                                                                                                                                                                                                                                                          |
| 6   | TxSOT    | RUR/<br>WC | 0       | Transmit HDLC2 Controller Start of Transmission (TxSOT)<br>Interrupt Status<br>This Reset-Upon-Read bit indicates whether or not the "Transmit<br>HDLC2 Controller Start of Transmission (TxSOT) "Interrupt has<br>occurred since the last read of this register. Transmit HDLC2 Con-<br>troller will declare this interrupt when it has started to transmit a data<br>link message. For sending large HDLC messages, start loading the<br>next available buffer once this interrupt is detected.<br>0 = Transmit HDLC2 Controller Start of Transmission (TxSOT) inter-<br>rupt has not occurred since the last read of this register<br>1 = Transmit HDLC2 Controller Start of Transmission interrupt<br>(TxSOT) has occurred since the last read of this register.               |
| 5   | RxSOT    | RUR/<br>WC | 0       | Receive HDLC2 Controller Start of Reception (RxSOT) InterruptStatusThis Reset-Upon-Read bit indicates whether or not the ReceiveHDLC2 Controller Start of Reception (RxSOT) interrupt hasoccurred since the last read of this register. Receive HDLC2 Con-<br>troller will declare this interrupt when it has started to receive a data<br>link message.0 = Receive HDLC2 Controller Start of Reception (RxSOT) interrupt<br>has not occurred since the last read of this register1 = Receive HDLC2 Controller Start of Reception (RxSOT) interrupt<br>has occurred since the last read of this register                                                                                                                                                                           |
| 4   | TxEOT    | RUR/<br>WC | 0       | Transmit HDLC2 Controller End of Transmission (TxEOT) Inter-<br>rupt Status<br>This Reset-Upon-Read bit indicates whether or not the Transmit<br>HDLC2 Controller End of Transmission (TxEOT) Interrupt has<br>occurred since the last read of this register. Transmit HDLC2 Con-<br>troller will declare this interrupt when it has completed its transmis-<br>sion of a data link message. For sending large HDLC messages, it<br>is critical to load the next available buffer before this interrupt<br>occurs.<br>0 = Transmit HDLC2 Controller End of Transmission (TxEOT) inter-<br>rupt has not occurred since the last read of this register<br>1 = Transmit HDLC2 Controller End of Transmission (TxEOT) inter-<br>rupt has occurred since the last read of this register |



## TABLE 135: DATA LINK STATUS REGISTER 2 (DLSR2)

HEX ADDRESS: 0xNB16

**XRT86VX38** 

| Віт | FUNCTION  | Түре       | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----|-----------|------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3   | RxEOT     | RUR/<br>WC | 0       | Receive HDLC2 Controller End of Reception (RxEOT) Interrupt<br>Status<br>This Reset-Upon-Read bit indicates whether or not the Receive<br>HDLC2 Controller End of Reception (RxEOT) Interrupt has occurred<br>since the last read of this register. Receive HDLC2 Controller will<br>declare this interrupt once it has completely received a full data link<br>message, or once the buffer is full.<br>0 = Receive HDLC2 Controller End of Reception (RxEOT) interrupt<br>has not occurred since the last read of this register<br>1 = Receive HDLC2 Controller End of Reception (RxEOT) Interrupt<br>has occurred since the last read of this register |
| 2   | FCS Error | RUR/<br>WC | 0       | FCS Error Interrupt Status<br>This Reset-Upon-Read bit indicates whether or not the FCS Error<br>Interrupt has occurred since the last read of this register. Receive<br>HDLC2 Controller will declare this interrupt when it has detected the<br>FCS error in the most recently received data link message.<br>0 = FCS Error interrupt has not occurred since the last read of this<br>register<br>1 = FCS Error interrupt has occurred since the last read of this regis-<br>ter                                                                                                                                                                       |
| 1   | Rx ABORT  | RUR/<br>WC | 0       | <ul> <li>Receipt of Abort Sequence Interrupt Status</li> <li>This Reset-Upon-Read bit indicates whether or not the Receipt of Abort Sequence interrupt has occurred since last read of this register. Receive HDLC2 Controller will declare this interrupt if it detects the Abort Sequence (i.e. a string of seven (7) consecutive 1's) in the incoming data link channel.</li> <li>0 = Receipt of Abort Sequence interrupt has not occurred since last read of this register</li> <li>1 = Receipt of Abort Sequence interrupt has occurred since last read of this register</li> </ul>                                                                 |
| 0   | RxIDLE    | RUR/<br>WC | 0       | Receipt of Idle Sequence Interrupt Status<br>This Reset-Upon-Read bit indicates whether or not the Receipt of<br>Idle Sequence interrupt has occurred since the last read of this reg-<br>ister. The Receive HDLC2 Controller will declare this interrupt if it<br>detects the flag sequence octet (0x7E) in the incoming data link<br>channel. If RxIDLE "AND" RxEOT occur together, then the entire<br>HDLC message has been received.<br>0 = Receipt of Idle Sequence interrupt has not occurred since last<br>read of this register<br>1 = Receipt of Idle Sequence interrupt has occurred since last read<br>of this register.                      |

# 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

## TABLE 136: DATA LINK INTERRUPT ENABLE REGISTER 2 (DLIER2)

| Віт | FUNCTION  | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----|-----------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved  | -    | -       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 6   | TxSOT ENB | R/W  | 0       | Transmit HDLC2 Controller Start of Transmission (TxSOT)Interrupt EnableThis bit enables or disables the "Transmit HDLC2 Controller Start ofTransmission (TxSOT) "Interrupt within the XRT86VX38 device.Once this interrupt is enabled, the Transmit HDLC2 Controller willgenerate an interrupt when it has started to transmit a data link message.0 = Disables the Transmit HDLC2 Controller Start of Transmission (TxSOT) interrupt.1 = Enables the Transmit HDLC2 Controller Start of Transmission (TxSOT) interrupt.                                  |
| 5   | RxSOT ENB | R/W  | 0       | Receive HDLC2 Controller Start of Reception (RxSOT) Interrupt<br>Enable<br>This bit enables or disables the "Receive HDLC2 Controller Start of<br>Reception (RxSOT) "Interrupt within the XRT86VX38 device. Once<br>this interrupt is enabled, the Receive HDLC2 Controller will generate<br>an interrupt when it has started to receive a data link message.<br>0 = Disables the Receive HDLC2 Controller Start of Reception<br>(RxSOT) interrupt.<br>1 = Enables the Receive HDLC2 Controller Start of Reception<br>(RxSOT) interrupt.                  |
| 4   | TxEOT ENB | R/W  | 0       | Transmit HDLC2 Controller End of Transmission (TxEOT) Inter-<br>rupt Enable<br>This bit enables or disables the "Transmit HDLC2 Controller End of<br>Transmission (TxEOT) "Interrupt within the XRT86VX38 device.<br>Once this interrupt is enabled, the Transmit HDLC2 Controller will<br>generate an interrupt when it has finished transmitting a data link<br>message.<br>0 = Disables the Transmit HDLC2 Controller End of Transmission<br>(TxEOT) interrupt.<br>1 = Enables the Transmit HDLC2 Controller End of Transmission<br>(TxEOT) interrupt. |
| 3   | RXEOT ENB | R/W  | 0       | Receive HDLC2 Controller End of Reception (RxEOT) Interrupt<br>Enable<br>This bit enables or disables the "Receive HDLC2 Controller End of<br>Reception (RxEOT) "Interrupt within the XRT86VX38 device. Once<br>this interrupt is enabled, the Receive HDLC2 Controller will generate<br>an interrupt when it has finished receiving a complete data link mes-<br>sage.<br>0 = Disables the Receive HDLC2 Controller End of Reception<br>(RxEOT) interrupt.<br>1 = Enables the Receive HDLC2 Controller End of Reception<br>(RxEOT) interrupt.            |

A New Direction in Mixed-Signal REV. 1.0.4

HEX ADDRESS: 0xNB17



## TABLE 136: DATA LINK INTERRUPT ENABLE REGISTER 2 (DLIER2)

HEX ADDRESS: 0xNB17

**XRT86VX38** 

| Віт | FUNCTION    | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----|-------------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2   | FCS ERR ENB | R/W  | 0       | FCS Error Interrupt Enable<br>This bit enables or disables the "Received FCS Error "Interrupt<br>within the XRT86VX38 device. Once this interrupt is enabled, the<br>Receive HDLC2 Controller will generate an interrupt when it has<br>detected the FCS error within the incoming data link message.<br>0 = Disables the "Receive FCS Error" interrupt.<br>1 = Enables the "Receive FCS Error" interrupt.                                                                                              |
| 1   | RXABORT ENB | R/W  | 0       | Receipt of Abort Sequence Interrupt Enable<br>This bit enables or disables the "Receipt of Abort Sequence"Inter-<br>rupt within the XRT86VX38 device. Once this interrupt is enabled,<br>the Receive HDLC2 Controller will generate an interrupt when it has<br>detected the Abort Sequence (i.e. a string of seven (7) consecutive<br>1's) within the incoming data link channel.<br>0 = Disables the "Receipt of Abort Sequence" interrupt.<br>1 = Enables the "Receipt of Abort Sequence" interrupt. |
| 0   | RXIDLE ENB  | R/W  | 0       | Receipt of Idle Sequence Interrupt EnableThis bit enables or disables the "Receipt of Idle Sequence"Interruptwithin the XRT86VX38 device. Once this interrupt is enabled, theReceive HDLC2 Controller will generate an interrupt when it hasdetected the Idle Sequence Octet (i.e. 0x7E) within the incomingdata link channel.0 = Disables the "Receipt of Idle Sequence" interrupt.1 = Enables the "Receipt of Idle Sequence" interrupt.                                                               |



### TABLE 137: SS7 STATUS REGISTER FOR LAPD2 (SS7SR2)

### HEX ADDRESS: 0xNB18

| Віт | FUNCTION     | Түре       | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----|--------------|------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | SS7_2_STATUS | RUR/<br>WC |         | <ul> <li>SS7 Interrupt Status for LAPD Controller 2</li> <li>This Reset-Upon-Read bit field indicates whether or not the "SS7" interrupt has occurred since the last read of this register.</li> <li>If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt when the Received LAPD message is more than 276 Bytes in length.</li> <li>0 = Indicates that the "SS7" interrupt has not occurred since the last read of this register</li> <li>1 = Indicates that the "SS7" interrupt has occurred since the last read of this register</li> </ul> |

### TABLE 138: SS7 ENABLE REGISTER FOR LAPD2 (SS7ER2)

#### HEX ADDRESS: 0xNB19

| Віт | FUNCTION  | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----|-----------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | SS7_2_ENB | R/W  | 0       | <ul> <li>SS7 Interrupt Enable for LAPD Controller 2</li> <li>This bit enables or disables the "SS7" interrupt within the LAPD Controller 2.</li> <li>If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt when the Received LAPD message is more than 276 Bytes in length.</li> <li>0 - Disables the "SS7" interrupt within the LAPD Controller 2.</li> <li>1 - Enables the "SS7" interrupt within the LAPD Controller 2.</li> </ul> |



### TABLE 139: RECEIVE LOOPBACK CODE 2 INTERRUPT AND STATUS REGISTER (RLCISR2) HEX ADDRESS: 0xNB1A

| Віт | FUNCTION | Түре       | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|----------|------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | -        | -          | -       | Reserved (For E1 mode only)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 3   | RXASTAT  | RO         | 0       | Receive Loopback Activation Code State<br>This READ ONLY bit indicates whether or not the Receive T1 Framer Block is<br>currently detecting the Receive Loopback Activation Code, as specified in the<br>Receive Loopback Activation Code Register (RLACR) if Receive Loopback<br>Activation Code Detection is enabled.<br>0 = Indicates that the Receive T1 Framer Block is NOT currently detecting the<br>Receive Loopback Activation Code.<br>1 = Indicates that the Receive T1 Framer Block is currently detecting the<br>Receive Loopback Activation Code.                                                                                                                                                                                                                                                                                                                                |
| 2   | RXDSTAT  | RO         | 0       | <ul> <li>Receive Loopback Deactivation Code State</li> <li>This READ ONLY bit indicates whether or not the Receive T1 Framer Block is currently detecting the Receive Loopback Deactivation Code, as specified in the Receive Loopback Deactivation Code Register (RLDCR) if Receive Loopback Deactivation Code Detection is enabled.</li> <li>0 = Indicates that the Receive T1 Framer Block is NOT currently detecting the Receive Loopback Deactivation Code.</li> <li>1 = Indicates that the Receive T1 Framer Block is currently detecting the Receive Loopback Deactivation Code.</li> </ul>                                                                                                                                                                                                                                                                                             |
| 1   | RXAINT   | RUR/<br>WC | 0       | <ul> <li>Change in Receive Loopback Activation Code interrupt Status This Reset-Upon-Read bit field indicates whether or not the "Change in Receive Loopback Activation Code" interrupt has occurred since the last read of this register. If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt in response to either one of the following conditions. 1. Whenever the Receive T1 Framer block detects the Receive Loopback  Activation Code. 2. Whenever the Receive T1 Framer block no longer detects the Receive  Loopback Activation Code. 0 = Indicates that the "Change in Receive Loopback Activation Code" inter- rupt has not occurred since the last read of this register 1 = Indicates that the "Change in Receive Loopback Activation Code" inter- rupt has not occurred since the last read of this register </li> </ul>                    |
| 0   | RXDINT   | RUR/<br>WC | 0       | <ul> <li>Change in Receive Loopback Deactivation Code interrupt Status This Reset-Upon-Read bit field indicates whether or not the "Change in Receive Loopback Deactivation Code" interrupt has occurred since the last read of this register. If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt in response to either one of the following conditions. 1. Whenever the Receive T1 Framer block detects the Receive Loopback Deactivation Code. </li> <li>Whenever the Receive T1 Framer block no longer detects the Receive Loopback Deactivation Code. </li> <li>0 = Indicates that the "Change in Receive Loopback Deactivation Code" interrupt has not occurred since the last read of this register 1 = Indicates that the "Change in Receive Loopback Deactivation Code" interrupt has occurred since the last read of this register </li> </ul> |

## 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION



### TABLE 140: RECEIVE LOOPBACK CODE 2 INTERRUPT ENABLE REGISTER (RLCIER2) HEX ADDRESS: 0xNB1B

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----|----------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-2 | Reserved | -    | -       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 1   | RXAENB   | R/W  | 0       | <ul> <li>Receive Loopback Activation Code Interrupt Enable</li> <li>This bit enables or disables the "Change in Receive Loopback Activation Code" interrupt within the T1 Receive Framer.</li> <li>If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt in response to either one of the following conditions.</li> <li>1. Whenever the Receive T1 Framer block detects the Receive Loopback Activation Code.</li> <li>2. Whenever the Receive T1 Framer block no longer detects the Receive Loopback Activation Code.</li> <li>0 - Disables the "Change in Receive Loopback Activation Code" interrupt within the T1 Receive Framer.</li> </ul> |
|     |          |      |         | 1 - Enables the "Change in Receive Loopback Activation Code" interrupt within the T1 Receive Framer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 0   | RXDENB   | R/W  | 0       | <b>Receive Loopback Deactivation Code Interrupt Enable</b><br>This bit enables or disables the "Change in Receive Loopback<br>Deactivation Code" interrupt within the T1 Receive Framer.<br>If this interrupt is enabled, then the Receive T1 Framer block will<br>generate an interrupt in response to either one of the following<br>conditions.                                                                                                                                                                                                                                                                                                                                    |
|     |          |      |         | <ol> <li>Whenever the Receive T1 Framer block detects the Receive<br/>Loopback Deactivation Code.</li> <li>Whenever the Receive T1 Framer block no longer detects<br/>the Receive Loopback Deactivation Code.</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|     |          |      |         | <ul> <li>0 - Disables the "Change in Receive Loopback Deactivation Code"<br/>interrupt within the T1 Receive Framer.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|     |          |      |         | 1 - Enables the "Change in Receive Loopback Deactivation Code" interrupt within the T1 Receive Framer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |



### TABLE 141: RECEIVE LOOPBACK CODE 3 INTERRUPT AND STATUS REGISTER (RLCISR3) HEX ADDRESS: 0xNB1C

| Віт | FUNCTION | Түре       | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----|----------|------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | -        | -          | -       | Reserved (For E1 mode only)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 3   | RXASTAT  | RO         | 0       | <ul> <li>Receive Loopback Activation Code State</li> <li>This READ ONLY bit indicates whether or not the Receive T1 Framer Block is currently detecting the Receive Loopback Activation Code, as specified in the Receive Loopback Activation Code Register (RLACR) if Receive Loopback Activation Code Detection is enabled.</li> <li>0 = Indicates that the Receive T1 Framer Block is NOT currently detecting the Receive Loopback Activation Code.</li> <li>1 = Indicates that the Receive T1 Framer Block is currently detecting the Receive Loopback Activation Code.</li> </ul>                                                                                                                                                                                                                                                                                                             |
| 2   | RXDSTAT  | RO         | 0       | <ul> <li>Receive Loopback Deactivation Code State</li> <li>This READ ONLY bit indicates whether or not the Receive T1 Framer Block is currently detecting the Receive Loopback Deactivation Code, as specified in the Receive Loopback Deactivation Code Register (RLDCR) if Receive Loopback Deactivation Code Detection is enabled.</li> <li>0 = Indicates that the Receive T1 Framer Block is NOT currently detecting the Receive Loopback Deactivation Code.</li> <li>1 = Indicates that the Receive T1 Framer Block is currently detecting the Receive Loopback Deactivation Code.</li> </ul>                                                                                                                                                                                                                                                                                                 |
| 1   | RXAINT   | RUR/<br>WC | 0       | <ul> <li>Change in Receive Loopback Activation Code interrupt Status This Reset-Upon-Read bit field indicates whether or not the "Change in Receive Loopback Activation Code" interrupt has occurred since the last read of this register. If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt in response to either one of the following conditions. 1. Whenever the Receive T1 Framer block detects the Receive Loopback  Activation Code. 2. Whenever the Receive T1 Framer block no longer detects the Receive  Loopback Activation Code. 0 = Indicates that the "Change in Receive Loopback Activation Code" inter- rupt has not occurred since the last read of this register 1 = Indicates that the "Change in Receive Loopback Activation Code" inter- rupt has not occurred since the last read of this register </li> </ul>                        |
| 0   | RXDINT   | RUR/<br>WC | 0       | <ul> <li>Change in Receive Loopback Deactivation Code interrupt Status This Reset-Upon-Read bit field indicates whether or not the "Change in Receive Loopback Deactivation Code" interrupt has occurred since the last read of this register. If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt in response to either one of the following conditions. 1. Whenever the Receive T1 Framer block detects the Receive Loopback Deactivation Code. </li> <li>Whenever the Receive T1 Framer block no longer detects the Receive Loopback Deactivation Code. </li> <li>0 = Indicates that the "Change in Receive Loopback Deactivation Code" interrupt has not occurred since the last read of this register 1 = Indicates that the "Change in Receive Loopback Deactivation Code" interrupt has not occurred since the last read of this register </li> </ul> |

## 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION



### TABLE 142: RECEIVE LOOPBACK CODE 3 INTERRUPT ENABLE REGISTER (RLCIER3) HEX ADDRESS: 0xNB1D

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----|----------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-2 | Reserved | -    | -       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 1   | RXAENB   | R/W  | 0       | <ul> <li>Receive Loopback Activation Code Interrupt Enable</li> <li>This bit enables or disables the "Change in Receive Loopback Activation Code" interrupt within the T1 Receive Framer.</li> <li>If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt in response to either one of the following conditions.</li> <li>1. Whenever the Receive T1 Framer block detects the Receive Loopback Activation Code.</li> <li>2. Whenever the Receive T1 Framer block no longer detects the Receive Loopback Activation Code.</li> <li>0 - Disables the "Change in Receive Loopback Activation Code" interrupt within the T1 Receive Framer.</li> </ul> |
|     |          |      |         | 1 - Enables the "Change in Receive Loopback Activation Code"<br>interrupt within the T1 Receive Framer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 0   | RXDENB   | R/W  | 0       | <b>Receive Loopback Deactivation Code Interrupt Enable</b><br>This bit enables or disables the "Change in Receive Loopback<br>Deactivation Code" interrupt within the T1 Receive Framer.<br>If this interrupt is enabled, then the Receive T1 Framer block will<br>generate an interrupt in response to either one of the following<br>conditions.                                                                                                                                                                                                                                                                                                                                    |
|     |          |      |         | <ol> <li>Whenever the Receive T1 Framer block detects the Receive<br/>Loopback Deactivation Code.</li> <li>Whenever the Receive T1 Framer block no longer detects<br/>the Receive Loopback Deactivation Code.</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|     |          |      |         | <ul> <li>0 - Disables the "Change in Receive Loopback Deactivation Code"<br/>interrupt within the T1 Receive Framer.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|     |          |      |         | 1 - Enables the "Change in Receive Loopback Deactivation Code" interrupt within the T1 Receive Framer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |



#### TABLE 143: RECEIVE LOOPBACK CODE 4 INTERRUPT AND STATUS REGISTER (RLCISR4) HEX ADDRESS: 0xNB1E

| Віт | FUNCTION | Түре       | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----|----------|------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | -        | -          | -       | Reserved (For E1 mode only)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 3   | RXASTAT  | RO         | 0       | Receive Loopback Activation Code StateThis READ ONLY bit indicates whether or not the Receive T1 Framer Block iscurrently detecting the Receive Loopback Activation Code, as specified in theReceive Loopback Activation Code, as specified in theReceive Loopback Activation Code Register (RLACR) if Receive LoopbackActivation Code Register (RLACR) if Receive LoopbackActivation Code Detection is enabled.0 = Indicates that the Receive T1 Framer Block is NOT currently detecting theReceive Loopback Activation Code.1 = Indicates that the Receive T1 Framer Block is currently detecting theReceive Loopback Activation Code.1 = Indicates that the Receive T1 Framer Block is currently detecting theReceive Loopback Activation Code.                                                                                                                                                 |
| 2   | RXDSTAT  | RO         | 0       | <ul> <li>Receive Loopback Deactivation Code State</li> <li>This READ ONLY bit indicates whether or not the Receive T1 Framer Block is currently detecting the Receive Loopback Deactivation Code, as specified in the Receive Loopback Deactivation Code Register (RLDCR) if Receive Loopback Deactivation Code Detection is enabled.</li> <li>0 = Indicates that the Receive T1 Framer Block is NOT currently detecting the Receive Loopback Deactivation Code.</li> <li>1 = Indicates that the Receive T1 Framer Block is currently detecting the Receive Loopback Deactivation Code.</li> </ul>                                                                                                                                                                                                                                                                                                 |
| 1   | RXAINT   | RUR/<br>WC | 0       | <ul> <li>Change in Receive Loopback Activation Code interrupt Status This Reset-Upon-Read bit field indicates whether or not the "Change in Receive Loopback Activation Code" interrupt has occurred since the last read of this register. If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt in response to either one of the following conditions. 1. Whenever the Receive T1 Framer block detects the Receive Loopback  Activation Code. 2. Whenever the Receive T1 Framer block no longer detects the Receive  Loopback Activation Code. 0 = Indicates that the "Change in Receive Loopback Activation Code" inter- rupt has not occurred since the last read of this register 1 = Indicates that the "Change in Receive Loopback Activation Code" inter- rupt has not occurred since the last read of this register </li> </ul>                        |
| 0   | RXDINT   | RUR/<br>WC | 0       | <ul> <li>Change in Receive Loopback Deactivation Code interrupt Status This Reset-Upon-Read bit field indicates whether or not the "Change in Receive Loopback Deactivation Code" interrupt has occurred since the last read of this register. If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt in response to either one of the following conditions. 1. Whenever the Receive T1 Framer block detects the Receive Loopback Deactivation Code. </li> <li>Whenever the Receive T1 Framer block no longer detects the Receive Loopback Deactivation Code. </li> <li>0 = Indicates that the "Change in Receive Loopback Deactivation Code" interrupt has not occurred since the last read of this register 1 = Indicates that the "Change in Receive Loopback Deactivation Code" interrupt has not occurred since the last read of this register </li> </ul> |

## 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION



### TABLE 144: RECEIVE LOOPBACK CODE 4 INTERRUPT ENABLE REGISTER (RLCIER4) HEX ADDRESS: 0xNB1F

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|----------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-2 | Reserved | -    | -       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 1   | RXAENB   | R/W  | 0       | <ul> <li>Receive Loopback Activation Code Interrupt Enable</li> <li>This bit enables or disables the "Change in Receive Loopback Activation Code" interrupt within the T1 Receive Framer.</li> <li>If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt in response to either one of the following conditions.</li> <li>1. Whenever the Receive T1 Framer block detects the Receive Loopback Activation Code.</li> <li>2. Whenever the Receive T1 Framer block no longer detects the Receive Loopback Activation Code.</li> <li>0 - Disables the "Change in Receive Loopback Activation Code"</li> </ul> |
|     |          |      |         | interrupt within the T1 Receive Framer.<br>1 - Enables the "Change in Receive Loopback Activation Code"<br>interrupt within the T1 Receive Framer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 0   | RXDENB   | R/W  | 0       | <ul> <li>Receive Loopback Deactivation Code Interrupt Enable</li> <li>This bit enables or disables the "Change in Receive Loopback Deactivation Code" interrupt within the T1 Receive Framer.</li> <li>If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt in response to either one of the following conditions.</li> <li>1. Whenever the Receive T1 Framer block detects the Receive</li> </ul>                                                                                                                                                                                                       |
|     |          |      |         | <ul> <li>Loopback Deactivation Code.</li> <li>2. Whenever the Receive T1 Framer block no longer detects the Receive Loopback Deactivation Code.</li> <li>0 - Disables the "Change in Receive Loopback Deactivation Code" interrupt within the T1 Receive Framer.</li> <li>1 - Enables the "Change in Receive Loopback Deactivation Code" interrupt within the T1 Receive Framer.</li> </ul>                                                                                                                                                                                                                                                   |



### TABLE 145: RECEIVE LOOPBACK CODE 5 INTERRUPT AND STATUS REGISTER (RLCISR5) HEX ADDRESS: 0xNB20

| Віт | FUNCTION | Түре       | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|----------|------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | -        | -          | -       | Reserved (For E1 mode only)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 3   | RXASTAT  | RO         | 0       | Receive Loopback Activation Code StateThis READ ONLY bit indicates whether or not the Receive T1 Framer Block iscurrently detecting the Receive Loopback Activation Code, as specified in theReceive Loopback Activation Code, as specified in theReceive Loopback Activation Code Register (RLACR) if Receive LoopbackActivation Code Register (RLACR) if Receive LoopbackActivation Code Detection is enabled.0 = Indicates that the Receive T1 Framer Block is NOT currently detecting theReceive Loopback Activation Code.1 = Indicates that the Receive T1 Framer Block is currently detecting theReceive Loopback Activation Code.                                                                                                                                                                                                                                                       |
| 2   | RXDSTAT  | RO         | 0       | <ul> <li>Receive Loopback Deactivation Code State</li> <li>This READ ONLY bit indicates whether or not the Receive T1 Framer Block is currently detecting the Receive Loopback Deactivation Code, as specified in the Receive Loopback Deactivation Code Register (RLDCR) if Receive Loopback Deactivation Code Detection is enabled.</li> <li>0 = Indicates that the Receive T1 Framer Block is NOT currently detecting the Receive Loopback Deactivation Code.</li> <li>1 = Indicates that the Receive T1 Framer Block is currently detecting the Receive Loopback Deactivation Code.</li> </ul>                                                                                                                                                                                                                                                                                             |
| 1   | RXAINT   | RUR/<br>WC | 0       | <ul> <li>Change in Receive Loopback Activation Code interrupt Status This Reset-Upon-Read bit field indicates whether or not the "Change in Receive Loopback Activation Code" interrupt has occurred since the last read of this register. If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt in response to either one of the following conditions. 1. Whenever the Receive T1 Framer block detects the Receive Loopback  Activation Code. 2. Whenever the Receive T1 Framer block no longer detects the Receive  Loopback Activation Code. 0 = Indicates that the "Change in Receive Loopback Activation Code" inter- rupt has not occurred since the last read of this register 1 = Indicates that the "Change in Receive Loopback Activation Code" inter- rupt has not occurred since the last read of this register</li></ul>                      |
| 0   | RXDINT   | RUR/<br>WC | 0       | <ul> <li>Change in Receive Loopback Deactivation Code interrupt Status This Reset-Upon-Read bit field indicates whether or not the "Change in Receive Loopback Deactivation Code" interrupt has occurred since the last read of this register. If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt in response to either one of the following conditions. 1. Whenever the Receive T1 Framer block detects the Receive Loopback Deactivation Code. </li> <li>Whenever the Receive T1 Framer block no longer detects the Receive Loopback Deactivation Code. </li> <li>0 = Indicates that the "Change in Receive Loopback Deactivation Code" interrupt has not occurred since the last read of this register 1 = Indicates that the "Change in Receive Loopback Deactivation Code" interrupt has occurred since the last read of this register </li> </ul> |

## 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION



### TABLE 146: RECEIVE LOOPBACK CODE 5 INTERRUPT ENABLE REGISTER (RLCIER5) Hex Address: 0xNB21

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|----------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-2 | Reserved | -    | -       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 1   | RXAENB   | R/W  | 0       | <ul> <li>Receive Loopback Activation Code Interrupt Enable</li> <li>This bit enables or disables the "Change in Receive Loopback Activation Code" interrupt within the T1 Receive Framer.</li> <li>If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt in response to either one of the following conditions.</li> <li>1. Whenever the Receive T1 Framer block detects the Receive Loopback Activation Code.</li> <li>2. Whenever the Receive T1 Framer block no longer detects the Receive Loopback Activation Code.</li> <li>0 - Disables the "Change in Receive Loopback Activation Code"</li> </ul> |
|     |          |      |         | interrupt within the T1 Receive Framer.<br>1 - Enables the "Change in Receive Loopback Activation Code"<br>interrupt within the T1 Receive Framer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 0   | RXDENB   | R/W  | 0       | Receive Loopback Deactivation Code Interrupt Enable<br>This bit enables or disables the "Change in Receive Loopback<br>Deactivation Code" interrupt within the T1 Receive Framer.<br>If this interrupt is enabled, then the Receive T1 Framer block will<br>generate an interrupt in response to either one of the following<br>conditions.                                                                                                                                                                                                                                                                                                   |
|     |          |      |         | <ol> <li>Whenever the Receive T1 Framer block detects the Receive<br/>Loopback Deactivation Code.</li> <li>Whenever the Receive T1 Framer block no longer detects<br/>the Receive Loopback Deactivation Code.</li> <li>Disables the "Change in Receive Loopback Deactivation Code"<br/>interrupt within the T1 Receive Framer.</li> <li>Enables the "Change in Receive Loopback Deactivation Code"<br/>interrupt within the T1 Receive Framer.</li> </ol>                                                                                                                                                                                     |



#### TABLE 147: RECEIVE LOOPBACK CODE 6 INTERRUPT AND STATUS REGISTER (RLCISR6) HEX ADDRESS: 0xNB22

| Віт | FUNCTION | Түре       | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----|----------|------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | -        | -          | -       | Reserved (For E1 mode only)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 3   | RXASTAT  | RO         | 0       | Receive Loopback Activation Code StateThis READ ONLY bit indicates whether or not the Receive T1 Framer Block iscurrently detecting the Receive Loopback Activation Code, as specified in theReceive Loopback Activation Code, as specified in theReceive Loopback Activation Code Register (RLACR) if Receive LoopbackActivation Code Register (RLACR) if Receive LoopbackActivation Code Detection is enabled.0 = Indicates that the Receive T1 Framer Block is NOT currently detecting theReceive Loopback Activation Code.1 = Indicates that the Receive T1 Framer Block is currently detecting theReceive Loopback Activation Code.1 = Indicates that the Receive T1 Framer Block is currently detecting theReceive Loopback Activation Code.                                                                                                                                                 |
| 2   | RXDSTAT  | RO         | 0       | <ul> <li>Receive Loopback Deactivation Code State</li> <li>This READ ONLY bit indicates whether or not the Receive T1 Framer Block is currently detecting the Receive Loopback Deactivation Code, as specified in the Receive Loopback Deactivation Code Register (RLDCR) if Receive Loopback Deactivation Code Detection is enabled.</li> <li>0 = Indicates that the Receive T1 Framer Block is NOT currently detecting the Receive Loopback Deactivation Code.</li> <li>1 = Indicates that the Receive T1 Framer Block is currently detecting the Receive Loopback Deactivation Code.</li> </ul>                                                                                                                                                                                                                                                                                                 |
| 1   | RXAINT   | RUR/<br>WC | 0       | <ul> <li>Change in Receive Loopback Activation Code interrupt Status This Reset-Upon-Read bit field indicates whether or not the "Change in Receive Loopback Activation Code" interrupt has occurred since the last read of this register. If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt in response to either one of the following conditions. 1. Whenever the Receive T1 Framer block detects the Receive Loopback  Activation Code. 2. Whenever the Receive T1 Framer block no longer detects the Receive  Loopback Activation Code. 0 = Indicates that the "Change in Receive Loopback Activation Code" inter- rupt has not occurred since the last read of this register 1 = Indicates that the "Change in Receive Loopback Activation Code" inter- rupt has not occurred since the last read of this register</li></ul>                          |
| 0   | RXDINT   | RUR/<br>WC | 0       | <ul> <li>Change in Receive Loopback Deactivation Code interrupt Status This Reset-Upon-Read bit field indicates whether or not the "Change in Receive Loopback Deactivation Code" interrupt has occurred since the last read of this register. If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt in response to either one of the following conditions. 1. Whenever the Receive T1 Framer block detects the Receive Loopback Deactivation Code. </li> <li>Whenever the Receive T1 Framer block no longer detects the Receive Loopback Deactivation Code. </li> <li>0 = Indicates that the "Change in Receive Loopback Deactivation Code" interrupt has not occurred since the last read of this register 1 = Indicates that the "Change in Receive Loopback Deactivation Code" interrupt has not occurred since the last read of this register </li> </ul> |

## 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION



### TABLE 148: RECEIVE LOOPBACK CODE 6 INTERRUPT ENABLE REGISTER (RLCIER6) HEX ADDRESS: 0xNB23

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|----------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-2 | Reserved | -    | -       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 1   | RXAENB   | R/W  | 0       | <ul> <li>Receive Loopback Activation Code Interrupt Enable</li> <li>This bit enables or disables the "Change in Receive Loopback Activation Code" interrupt within the T1 Receive Framer.</li> <li>If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt in response to either one of the following conditions.</li> <li>1. Whenever the Receive T1 Framer block detects the Receive Loopback Activation Code.</li> <li>2. Whenever the Receive T1 Framer block no longer detects the Receive Loopback Activation Code.</li> <li>0 - Disables the "Change in Receive Loopback Activation Code.</li> <li>1. Explanation Code in Receive Loopback Activation Code.</li> </ul>                                                                                                                                                                                                                                               |
| 0   | RXDENB   | R/W  | 0       | <ol> <li>1 - Enables the "Change in Receive Loopback Activation Code"<br/>interrupt within the T1 Receive Framer.</li> <li>Receive Loopback Deactivation Code Interrupt Enable<br/>This bit enables or disables the "Change in Receive Loopback<br/>Deactivation Code" interrupt within the T1 Receive Framer.<br/>If this interrupt is enabled, then the Receive T1 Framer block will<br/>generate an interrupt in response to either one of the following<br/>conditions.         <ol> <li>Whenever the Receive T1 Framer block detects the Receive<br/>Loopback Deactivation Code.</li> <li>Whenever the Receive T1 Framer block no longer detects<br/>the Receive Loopback Deactivation Code.</li> <li>O - Disables the "Change in Receive Loopback Deactivation Code"<br/>interrupt within the T1 Receive Framer.</li> <li>Enables the "Change in Receive Loopback Deactivation Code"<br/>interrupt within the T1 Receive Framer.</li> </ol> </li> </ol> |



### TABLE 149: RECEIVE LOOPBACK CODE 7 INTERRUPT AND STATUS REGISTER (RLCISR7) HEX ADDRESS: 0xNB24

| Віт | FUNCTION | Түре       | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|----------|------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | -        | -          | -       | Reserved (For E1 mode only)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 3   | RXASTAT  | RO         | 0       | Receive Loopback Activation Code StateThis READ ONLY bit indicates whether or not the Receive T1 Framer Block iscurrently detecting the Receive Loopback Activation Code, as specified in theReceive Loopback Activation Code, as specified in theReceive Loopback Activation Code Register (RLACR) if Receive LoopbackActivation Code Detection is enabled.0 = Indicates that the Receive T1 Framer Block is NOT currently detecting theReceive Loopback Activation Code.1 = Indicates that the Receive T1 Framer Block is currently detecting theReceive Loopback Activation Code.1 = Indicates that the Receive T1 Framer Block is currently detecting theReceive Loopback Activation Code.                                                                                                                                                                                                 |
| 2   | RXDSTAT  | RO         | 0       | <ul> <li>Receive Loopback Deactivation Code State</li> <li>This READ ONLY bit indicates whether or not the Receive T1 Framer Block is currently detecting the Receive Loopback Deactivation Code, as specified in the Receive Loopback Deactivation Code Register (RLDCR) if Receive Loopback Deactivation Code Detection is enabled.</li> <li>0 = Indicates that the Receive T1 Framer Block is NOT currently detecting the Receive Loopback Deactivation Code.</li> <li>1 = Indicates that the Receive T1 Framer Block is currently detecting the Receive Loopback Deactivation Code.</li> </ul>                                                                                                                                                                                                                                                                                             |
| 1   | RXAINT   | RUR/<br>WC | 0       | <ul> <li>Change in Receive Loopback Activation Code interrupt Status This Reset-Upon-Read bit field indicates whether or not the "Change in Receive Loopback Activation Code" interrupt has occurred since the last read of this register. If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt in response to either one of the following conditions. 1. Whenever the Receive T1 Framer block detects the Receive Loopback  Activation Code. 2. Whenever the Receive T1 Framer block no longer detects the Receive  Loopback Activation Code. 0 = Indicates that the "Change in Receive Loopback Activation Code" inter- rupt has not occurred since the last read of this register 1 = Indicates that the "Change in Receive Loopback Activation Code" inter- rupt has not occurred since the last read of this register </li> </ul>                    |
| 0   | RXDINT   | RUR/<br>WC | 0       | <ul> <li>Change in Receive Loopback Deactivation Code interrupt Status This Reset-Upon-Read bit field indicates whether or not the "Change in Receive Loopback Deactivation Code" interrupt has occurred since the last read of this register. If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt in response to either one of the following conditions. 1. Whenever the Receive T1 Framer block detects the Receive Loopback Deactivation Code. </li> <li>Whenever the Receive T1 Framer block no longer detects the Receive Loopback Deactivation Code. </li> <li>0 = Indicates that the "Change in Receive Loopback Deactivation Code" interrupt has not occurred since the last read of this register 1 = Indicates that the "Change in Receive Loopback Deactivation Code" interrupt has occurred since the last read of this register </li> </ul> |

## 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION



### TABLE 150: RECEIVE LOOPBACK CODE 7 INTERRUPT ENABLE REGISTER (RLCIER7) HEX ADDRESS: 0xNB25

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----|----------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-2 | Reserved | -    | -       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1   | RXAENB   | R/W  | 0       | <ul> <li>Receive Loopback Activation Code Interrupt Enable</li> <li>This bit enables or disables the "Change in Receive Loopback Activation Code" interrupt within the T1 Receive Framer.</li> <li>If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt in response to either one of the following conditions.</li> <li>1. Whenever the Receive T1 Framer block detects the Receive Loopback Activation Code.</li> <li>2. Whenever the Receive T1 Framer block no longer detects the Receive Loopback Activation Code.</li> <li>0 - Disables the "Change in Receive Loopback Activation Code" interrupt within the T1 Receive Framer.</li> <li>1 - Enables the "Change in Receive Loopback Activation Code"</li> </ul>                                               |
| 0   | RXDENB   | R/W  | 0       | <ul> <li>interrupt within the T1 Receive Framer.</li> <li>Receive Loopback Deactivation Code Interrupt Enable This bit enables or disables the "Change in Receive Loopback Deactivation Code" interrupt within the T1 Receive Framer. If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt in response to either one of the following conditions. <ol> <li>Whenever the Receive T1 Framer block detects the Receive Loopback Deactivation Code.</li> <li>Whenever the Receive T1 Framer block no longer detects the Receive Loopback Deactivation Code.</li> <li>O - Disables the "Change in Receive Loopback Deactivation Code" interrupt within the T1 Receive Framer.</li> </ol> </li> <li>Enables the "Change in Receive Loopback Deactivation Code" </li> </ul> |



### TABLE 151: DATA LINK STATUS REGISTER 3 (DLSR3)

HEX ADDRESS: 0xNB26

**XRT86VX38** 

| Віт | FUNCTION | Түре       | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----|----------|------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | MSG TYPE | RUR/<br>WC | 0       | HDLC3 Message Type Identifier<br>This READ ONLY bit indicates the type of data link message received<br>by Receive HDLC 3 Controller. Two types of data link messages are<br>supported within the XRT86VX38 device: Message Oriented Signaling<br>(MOS) or Bit-Oriented Signalling (BOS).<br>0 = Indicates Bit-Oriented Signaling (BOS) type data link message is<br>received<br>1 = Indicates Message Oriented Signaling (MOS) type data link mes-<br>sage is received                                                                                                                                                                                                                                                                                                |
| 6   | TxSOT    | RUR/<br>WC | 0       | Transmit HDLC3 Controller Start of Transmission (TxSOT) Inter-<br>rupt Status<br>This Reset-Upon-Read bit indicates whether or not the "Transmit<br>HDLC3 Controller Start of Transmission (TxSOT) "Interrupt has<br>occurred since the last read of this register. Transmit HDLC3 Controller<br>will declare this interrupt when it has started to transmit a data link mes-<br>sage. For sending large HDLC messages, start loading the next avail-<br>able buffer once this interrupt is detected.<br>0 = Transmit HDLC3 Controller Start of Transmission (TxSOT) interrupt<br>has not occurred since the last read of this register<br>1 = Transmit HDLC3 Controller Start of Transmission interrupt (TxSOT)<br>has occurred since the last read of this register. |
| 5   | RxSOT    | RUR/<br>WC | 0       | Receive HDLC3 Controller Start of Reception (RxSOT) InterruptStatusThis Reset-Upon-Read bit indicates whether or not the ReceiveHDLC3 Controller Start of Reception (RxSOT) interrupt has occurredsince the last read of this register. Receive HDLC3 Controller willdeclare this interrupt when it has started to receive a data link message.0 = Receive HDLC3 Controller Start of Reception (RxSOT) interrupthas not occurred since the last read of this register1 = Receive HDLC3 Controller Start of Reception (RxSOT) interrupthas occurred since the last read of this register                                                                                                                                                                                |
| 4   | TxEOT    | RUR/<br>WC | 0       | Transmit HDLC3 Controller End of Transmission (TxEOT) Interrupt<br>Status<br>This Reset-Upon-Read bit indicates whether or not the Transmit<br>HDLC3 Controller End of Transmission (TxEOT) Interrupt has occurred<br>since the last read of this register. Transmit HDLC3 Controller will<br>declare this interrupt when it has completed its transmission of a data<br>link message. For sending large HDLC messages, it is critical to load<br>the next available buffer before this interrupt occurs.<br>0 = Transmit HDLC3 Controller End of Transmission (TxEOT) interrupt<br>has not occurred since the last read of this register<br>1 = Transmit HDLC3 Controller End of Transmission (TxEOT) interrupt<br>has occurred since the last read of this register  |

## 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

## TABLE 151: DATA LINK STATUS REGISTER 3 (DLSR3)

| Віт | FUNCTION  | Түре       | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----|-----------|------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3   | RxEOT     | RUR/<br>WC | 0       | Receive HDLC3 Controller End of Reception (RxEOT) InterruptStatusThis Reset-Upon-Read bit indicates whether or not the ReceiveHDLC3 Controller End of Reception (RxEOT) Interrupt has occurredsince the last read of this register. Receive HDLC3 Controller willdeclare this interrupt once it has completely received a full data linkmessage, or once the buffer is full.0 = Receive HDLC3 Controller End of Reception (RxEOT) interrupt hasnot occurred since the last read of this register1 = Receive HDLC3 Controller End of Reception (RxEOT) Interrupt hasoccurred since the last read of this register                                             |
| 2   | FCS Error | RUR/<br>WC | 0       | FCS Error Interrupt Status<br>This Reset-Upon-Read bit indicates whether or not the FCS Error Inter-<br>rupt has occurred since the last read of this register. Receive HDLC3<br>Controller will declare this interrupt when it has detected the FCS error<br>in the most recently received data link message.<br>0 = FCS Error interrupt has not occurred since the last read of this reg-<br>ister<br>1 = FCS Error interrupt has occurred since the last read of this register                                                                                                                                                                            |
| 1   | Rx ABORT  | RUR/<br>WC | 0       | <ul> <li>Receipt of Abort Sequence Interrupt Status</li> <li>This Reset-Upon-Read bit indicates whether or not the Receipt of Abort Sequence interrupt has occurred since last read of this register.</li> <li>Receive HDLC3 Controller will declare this interrupt if it detects the Abort Sequence (i.e. a string of seven (7) consecutive 1's) in the incoming data link channel.</li> <li>0 = Receipt of Abort Sequence interrupt has not occurred since last read of this register</li> <li>1 = Receipt of Abort Sequence interrupt has occurred since last read of this register</li> </ul>                                                            |
| 0   | RxIDLE    | RUR/<br>WC | 0       | <ul> <li>Receipt of Idle Sequence Interrupt Status</li> <li>This Reset-Upon-Read bit indicates whether or not the Receipt of Idle Sequence interrupt has occurred since the last read of this register.</li> <li>The Receive HDLC3 Controller will declare this interrupt if it detects the flag sequence octet (0x7E) in the incoming data link channel. If RxI-DLE "AND" RxEOT occur together, then the entire HDLC message has been received.</li> <li>0 = Receipt of Idle Sequence interrupt has not occurred since last read of this register</li> <li>1 = Receipt of Idle Sequence interrupt has occurred since last read of this register.</li> </ul> |



#### HEX ADDRESS: 0xNB26



## TABLE 152: DATA LINK INTERRUPT ENABLE REGISTER 3 (DLIER3)

HEX ADDRESS: 0xNB27

**XRT86VX38** 

| Віт | FUNCTION  | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----|-----------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved  | -    | -       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 6   | TxSOT ENB | R/W  | 0       | Transmit HDLC3 Controller Start of Transmission (TxSOT)Interrupt EnableThis bit enables or disables the "Transmit HDLC3 Controller Start ofTransmission (TxSOT) "Interrupt within the XRT86VX38 device.Once this interrupt is enabled, the Transmit HDLC3 Controller willgenerate an interrupt when it has started to transmit a data link message.0 = Disables the Transmit HDLC3 Controller Start of Transmission (TxSOT) interrupt.1 = Enables the Transmit HDLC3 Controller Start of Transmission (TxSOT) interrupt.1 = Enables the Transmit HDLC3 Controller Start of Transmission (TxSOT) interrupt. |
| 5   | RxSOT ENB | R/W  | 0       | Receive HDLC3 Controller Start of Reception (RxSOT) Interrupt<br>Enable<br>This bit enables or disables the "Receive HDLC3 Controller Start of<br>Reception (RxSOT) "Interrupt within the XRT86VX38 device. Once<br>this interrupt is enabled, the Receive HDLC3 Controller will generate<br>an interrupt when it has started to receive a data link message.<br>0 = Disables the Receive HDLC3 Controller Start of Reception<br>(RxSOT) interrupt.<br>1 = Enables the Receive HDLC3 Controller Start of Reception<br>(RxSOT) interrupt.                                                                   |
| 4   | TxEOT ENB | R/W  | 0       | Transmit HDLC3 Controller End of Transmission (TxEOT) Inter-<br>rupt Enable<br>This bit enables or disables the "Transmit HDLC3 Controller End of<br>Transmission (TxEOT) "Interrupt within the XRT86VX38 device.<br>Once this interrupt is enabled, the Transmit HDLC3 Controller will<br>generate an interrupt when it has finished transmitting a data link<br>message.<br>0 = Disables the Transmit HDLC3 Controller End of Transmission<br>(TxEOT) interrupt.<br>1 = Enables the Transmit HDLC3 Controller End of Transmission<br>(TxEOT) interrupt.                                                  |
| 3   | RxEOT ENB | R/W  | 0       | Receive HDLC3 Controller End of Reception (RxEOT) Interrupt<br>Enable<br>This bit enables or disables the "Receive HDLC3 Controller End of<br>Reception (RxEOT) "Interrupt within the XRT86VX38 device. Once<br>this interrupt is enabled, the Receive HDLC3 Controller will generate<br>an interrupt when it has finished receiving a complete data link mes-<br>sage.<br>0 = Disables the Receive HDLC3 Controller End of Reception<br>(RxEOT) interrupt.<br>1 = Enables the Receive HDLC3 Controller End of Reception<br>(RxEOT) interrupt.                                                             |

## 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

## TABLE 152: DATA LINK INTERRUPT ENABLE REGISTER 3 (DLIER3)

HEX ADDRESS: 0xNB27

| Віт | FUNCTION    | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----|-------------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2   | FCS ERR ENB | R/W  | 0       | FCS Error Interrupt Enable<br>This bit enables or disables the "Received FCS Error "Interrupt<br>within the XRT86VX38 device. Once this interrupt is enabled, the<br>Receive HDLC3 Controller will generate an interrupt when it has<br>detected the FCS error within the incoming data link message.<br>0 = Disables the "Receive FCS Error" interrupt.<br>1 = Enables the "Receive FCS Error" interrupt.                                                                                               |
| 1   | RXABORT ENB | R/W  | 0       | Receipt of Abort Sequence Interrupt Enable<br>This bit enables or disables the "Receipt of Abort Sequence" Inter-<br>rupt within the XRT86VX38 device. Once this interrupt is enabled,<br>the Receive HDLC3 Controller will generate an interrupt when it has<br>detected the Abort Sequence (i.e. a string of seven (7) consecutive<br>1's) within the incoming data link channel.<br>0 = Disables the "Receipt of Abort Sequence" interrupt.<br>1 = Enables the "Receipt of Abort Sequence" interrupt. |
| 0   | RXIDLE ENB  | R/W  | 0       | Receipt of Idle Sequence Interrupt EnableThis bit enables or disables the "Receipt of Idle Sequence" Interruptwithin the XRT86VX38 device. Once this interrupt is enabled, theReceive HDLC3 Controller will generate an interrupt when it hasdetected the Idle Sequence Octet (i.e. 0x7E) within the incomingdata link channel.0 = Disables the "Receipt of Idle Sequence" interrupt.1 = Enables the "Receipt of Idle Sequence" interrupt.                                                               |





#### TABLE 153: SS7 STATUS REGISTER FOR LAPD3 (SS7SR3)

HEX ADDRESS: 0xNB28

**XRT86VX38** 

| Віт | FUNCTION     | Түре       | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----|--------------|------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | SS7_3_STATUS | RUR/<br>WC | 0       | <ul> <li>SS7 Interrupt Status for LAPD Controller 3</li> <li>This Reset-Upon-Read bit field indicates whether or not the "SS7" interrupt has occurred since the last read of this register.</li> <li>If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt when the Received LAPD message is more than 276 Bytes in length.</li> <li>0 = Indicates that the "SS7" interrupt has not occurred since the last read of this register</li> <li>1 = Indicates that the "SS7" interrupt has occurred since the last read of this register</li> </ul> |

### TABLE 154: SS7 ENABLE REGISTER FOR LAPD3 (SS7ER3)

HEX ADDRESS: 0xNB29

| Віт | FUNCTION  | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                               |
|-----|-----------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | SS7_3_ENB | R/W  | 0       | <b>SS7 Interrupt Enable for LAPD Controller 3</b><br>This bit enables or disables the "SS7" interrupt within the LAPD<br>Controller 3.                                                                                                                                                              |
|     |           |      |         | If this interrupt is enabled, then the Receive T1 Framer block will<br>generate an interrupt when the Received LAPD message is more<br>than 276 Bytes in length.<br>0 - Disables the "SS7" interrupt within the LAPD Controller 3.<br>1 - Enables the "SS7" interrupt within the LAPD Controller 3. |

## 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

| Віт   | FUNCTION       | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------|----------------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:6] | Reserved       | -    | -       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 5     | RxAIS-CI_state | RO   | 0       | Receive Alarm Indication Signal-Customer Installation (AIS-CI) State<br>This READ ONLY bit field indicates whether or not the Receive T1 Framer is<br>currently detecting the Alarm Indication Signal-Customer Installation (AIS-<br>CI) condition.<br>Alarm Indication Signal-Customer Installation (AIS-CI) is intended for use in<br>a network to differentiate between an issue within the network or the Cus-<br>tomer Installation (CI).<br>AIS-CI is an all ones signal with an embedded signature of 01111100<br>11111111 (right-to left) which recurs at 386 bit intervals in-the DS-1 signal.<br>0 = Indicates the Receive T1 Framer is currently NOT detecting the AIS-CI<br>condition<br>1 = Indicates the Receive T1 Framer is currently detecting the AIS-CI condi-<br>tion<br><i>Note: This bit only works if AIS-CI detection is enabled (Register 0xN11C)</i>                                                                                                                                                                      |
| 4     | RxRAI-CI_state | RO   | 0       | <b>Rx RAI-CI State</b> This READ ONLY bit field indicates whether or not the Receive T1 Framer is currently declaring the Remote Alarm Indication - Customer Installation (RAI-CI) condition. (This is for T1 ESF framing mode only)         Remote Alarm Indication - Customer Installation (RAI-CI) is intended for use in a network to differentiate between an issue within the network or the Customer Installation (CI).         RAI-CI is a repetitive pattern with a period of 1.08 seconds. It is comprised of 0.99 seconds of RAI message (00000000 1111111 Right-to-left) and a 90 ms of RAI-CI signature (00111110 11111111 Right to left) to form a RAI-CI signal.         0 = Indicates the Receive T1 Framer is currently NOT detecting the RAI-CI condition         1 = Indicates the Receive T1 Framer is currently detecting the RAI-CI condition         1 = Indicates the Receive T1 Framer is currently detecting the RAI-CI condition         1 = Indicates the Receive T1 Framer is currently detecting the RAI-CI condition |
| [3:2] | Reserved       | -    | -       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |





#### TABLE 155: CUSTOMER INSTALLATION ALARM STATUS REGISTER (CIASR)

#### HEX ADDRESS: 0xNB40

**XRT86VX38** 

| Віт | FUNCTION | Түре       | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|----------|------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | RxAIS-CI | RUR/<br>WC | 0       | <ul> <li>Change in Receive AIS-CI Condition Interrupt Status</li> <li>This Reset-Upon-Read bit field indicates whether or not the "Change in AIS-CI Condition" interrupt within the T1 Receive Framer Block has occurred since the last read of this register.</li> <li>If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt in response to either one of the following conditions.</li> <li>1. Whenever the Receive T1 Framer block detects the AIS-CI Condition.</li> <li>2. Whenever the Receive T1 Framer block clears the AIS-CI Condition</li> <li>0 = Indicates the "Change in AIS-CI Condition" interrupt has NOT occurred since the last read of this register</li> <li>1 = Indicates the "Change in AIS-CI Condition" interrupt has occurred since the last read of this register</li> </ul> |
| 0   | RxRAI-CI | RUR/<br>WC | 0       | <ul> <li>Change in Receive RAI-CI Condition Interrupt Status</li> <li>This Reset-Upon-Read bit field indicates whether or not the "Change in RAI-CI Condition" interrupt within the T1 Receive Framer Block has occurred since the last read of this register.</li> <li>If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt in response to either one of the following conditions.</li> <li>1. Whenever the Receive T1 Framer block detects the RAI-CI Condition.</li> <li>2. Whenever the Receive T1 Framer block clears the RAI-CI Condition</li> <li>0 = Indicates the "Change in RAI-CI Condition" interrupt has NOT occurred since the last read of this register</li> <li>1 = Indicates the "Change in RAI-CI Condition" interrupt has occurred since the last read of this register</li> </ul> |

## TABLE 156: CUSTOMER INSTALLATION ALARM STATUS REGISTER (CIAIER)

#### HEX ADDRESS: 0xNB41

| Віт | FUNCTION     | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----|--------------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | RxAIS-CI_ENB | R/W  | 0       | <ul> <li>Change in Receive AIS-CI Condition Interrupt Enable</li> <li>This bit enables or disables the "Change in AIS-CI Condition" interrupt within the T1 Receive Framer Block.</li> <li>If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt in response to either one of the following conditions.</li> <li>1. Whenever the Receive T1 Framer block detects the AIS-CI Condition.</li> <li>2. Whenever the Receive T1 Framer block clears the AIS-CI Condition</li> <li>0 - Disables the "Change in AIS-CI Condition" interrupt.</li> <li>1 - Enables the "Change in AIS-CI Condition" interrupt.</li> </ul> |
| 0   | RxRAI-CI_ENB | R/W  | 0       | <ul> <li>Change in Receive RAI-CI Condition Interrupt Enable</li> <li>This bit enables or disables the "Change in RAI-CI Condition" interrupt within the T1 Receive Framer Block.</li> <li>If this interrupt is enabled, then the Receive T1 Framer block will generate an interrupt in response to either one of the following conditions.</li> <li>1. Whenever the Receive T1 Framer block detects the RAI-CI Condition.</li> <li>2. Whenever the Receive T1 Framer block clears the AIS-CI Condition</li> <li>0 - Disables the "Change in RAI-CI Condition" interrupt.</li> <li>1 - Enables the "Change in RAI-CI Condition" interrupt.</li> </ul> |



| BIT7   | BIT6   | BIT5 | BIT4   | BIT3  | BIT2  | BIT1   | BIT0 |
|--------|--------|------|--------|-------|-------|--------|------|
| RMTCH3 | RMTCH2 | BOCC | RFDLAD | RFDLF | TFDLE | RMTCH1 | RBOC |
| RUR    | RUR    | RUR  | RUR    | RUR   | RUR   | RUR    | RUR  |
| 0      | 0      | 0    | 0      | 0     | 0     | 0      | 0    |

#### TABLE 157: T1 BOC INTERRUPT STATUS REGISTER (BOCISR 0xNB70H)

### BIT 7 - Receive FDL Match 3 Event

This bit is set when the receive FDL message is equal to the RFDL Match 3 message, and filter validation has occured.

} 0 - No Match

} 1 - Match 3

#### BIT 6 - Receive FDL Match 2 Event

This bit is set when the receive FDL message is equal to the RFDL Match 2 message, and filter validation has occured.

- } 0 No Match
- } 1 Match 2

#### BIT 5 - BOC Clear Event (Loss of BOC)

This bit is set when 3 or more consecutive Non-BOC messages occur (Non-BOC means that the message meets the '0xxxxx011111111' framing format, but does not contain a valid BOC).

- } 0 No Change
- } 1 BOC Cleared

#### **BIT 4 - RFDL Abort Detect Event**

This bit is set when nine consecutive ones are detected within the FDL bits.

- } 0 Normal
- } 1 RFDL Abort

#### BIT 3 - RFDL Register Full Event (Receive Start of Transfer)

This bit is set when the RFDL register is full. This register is not gated by the filter.

- } 0 Not Full
- } 1 Full



#### BIT 2 - TFDL Register Empty Event (Transmit End of Transfer)

This bit is set when the TFDL register has been emptied according to amount of repetitions programmed into the TxBYTE count register 0xn178h. This alarm is meant to be an indicator of a complete BOC transmission for system alert or to initiate a response for future processing.

} 0 - Not Emptied

} 1 - Emptied

#### BIT 1 - Receive FDL Match 1 Event

This bit is set when the receive FDL message is equal to the RFDL Match 1 message, and filter validation has occured.

- } 0 No Match
- } 1 Match 1

#### BIT 0 - Receive BOC Detector Change of Status

This bit is set to 1 any time a change has occured with the RFDL message. This alarm will NOT be set unless the filter setting has been satisfied.

- } 0 No Change
- } 1 Change of Status



#### TABLE 158: T1 BOC INTERRUPT ENABLE REGISTER (BOCIER 0xNB71H)

| BIT7   | BIT6   | BIT5 | BIT4   | BIT3  | BIT2  | BIT1   | BIT0 |
|--------|--------|------|--------|-------|-------|--------|------|
| RMTCH3 | RMTCH2 | BOCC | RFDLAD | RFDLF | TFDLE | RMTCH1 | RBOC |
| R/W    | R/W    | R/W  | R/W    | R/W   | R/W   | R/W    | R/W  |
| 0      | 0      | 0    | 0      | 0     | 0     | 0      | 0    |

### BIT 7 - Receive FDL Match 3 Event

This bit is used to enable the RFDL Match 3 message Interrupt.

- } 0 Disabled
- } 1 Interrupt Enabled

#### BIT 6 - Receive FDL Match 2 Event

This bit is used to enable the RFDL Match 2 message Interrupt.

- } 0 Disabled
- } 1 Interrupt Enabled

#### **BIT 5 - BOC Clear Event**

This bit is used to enable the BOC Clear Event Interrupt.

- } 0 Disabled
- } 1 Interrupt Enabled

#### BIT 4 - RFDL Abort Detect Event

This bit is used to enable the RFDL Abort Detect Event Interrupt.

- } 0 Disabled
- } 1 Interrupt Enabled

#### BIT 3 - RFDL Register Full Event

This bit is used to enable the RFDL Full Interrupt.

- } 0 Disabled
- } 1 Interrupt Enabled

#### BIT 2 - TFDL Register Empty Event

This bit is used to enable the TFDL Empty Interrupt.

- } 0 Disabled
- } 1 Interrupt Enabled

#### BIT 1 - Receive FDL Match 1 Event

This bit is used to enable the RFDL Match 1 message Interrupt.

- } 0 Disabled
- } 1 Interrupt Enabled

#### BIT 0 - Receive BOC Detector Change of Status

This bit is used to enable the BOC detector change of status Interrupt.

- } 0 Disabled
- } 1 Interrupt Enabled



#### TABLE 159: T1 BOC UNSTABLE INTERRUPT STATUS REGISTER (BOCUISR 0xNB74H)

| BIT7     | BIT6     | BIT5 | BIT4 | BIT3 | BIT2  | BIT1 | BIT0 |
|----------|----------|------|------|------|-------|------|------|
| Reserved | Unstable |      |      | Rese | erved |      |      |
| RUR      | RUR      | RUR  | RUR  | RUR  | RUR   | RUR  | RUR  |
| 0        | 0        | 0    | 0    | 0    | 0     | 0    | 0    |

#### BIT 7 - Reserved

### BIT 6 - Unstable SSM Message Interrupt Status

This bit will be set to '1' anytime the receive SSM message has changed from its previous value, IF the SSM message was valid. Therefore, this interrupt is only active once the BOC has received a valid SSM message. This register is Reset Upon Read.

} 0 - No Change in SSM

} 1 - Change in SSM

BITS [5:0] - Reserved



### TABLE 160: T1 BOC UNSTABLE INTERRUPT ENABLE REGISTER (BOCUIER 0xNB75H)

| BIT7     | BIT6     | BIT5 | BIT4 | BIT3 | BIT2  | BIT1 | BIT0 |
|----------|----------|------|------|------|-------|------|------|
| Reserved | Unstable |      |      | Rese | erved |      |      |
| R/W      | R/W      | R/W  | R/W  | R/W  | R/W   | R/W  | R/W  |
| 0        | 0        | 0    | 0    | 0    | 0     | 0    | 0    |

### BIT 7 - Reserved

### BIT 6 - Unstable SSM Message Interrupt Enable

This bit is used to enable the Unstable SSM message Interrupt. Unstable is defined as anytime the receive SSM message has changed from its previous value, IF the SSM message was valid. Therefore, this interrupt is only active once the BOC has received a valid SSM message.

} 0 - Disabled

} 1 - Interrupt Enabled

BITS [5:0] - Reserved



## 2.0 LINE INTERFACE UNIT (LIU SECTION) REGISTERS

## TABLE 161: LIU CHANNEL CONTROL REGISTER 0 (LIUCCR0)

HEX ADDRESS: 0x0FN0

| Віт | FUNCTION                | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|-------------------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | QRSS_n/<br>PRBS_n       | R/W  | 0       | <b>QRSS/PRBS Select Bits</b><br>These bits are used to select between QRSS and PRBS.<br>$0 = PRBS_n (2^{15} - 1)$<br>$1 = QRSS_n (2^{20} - 1)$                                                                                                                                                                                                                                                                                                                                                                                       |
| 6   | PRBS_Rx_n/<br>PRBS_Tx_n | R/W  | 0       | PRBS Receive/Transmit Select:         This bit is used to select where the output of the PRBS Generator is directed if PRBS generation is enabled.         0 = Normal Operation - PRBS generator is output on TTIP and TRING if PRBS generator is output on RPOS and RCLK.         1 = PRBS Generator is output on RPOS and RCLK.         Bit 6 = "0"         +         PBRS         Generator         +         PBRS         Generator         +         -         Rx         PBRS         Generator                                |
| 5   | RXON_n                  | R/W  | 0       | Receiver ON:<br>This bit permits the user to either turn on or turn off the Receive Sec-<br>tion of XRT86VX38. If the user turns on the Receive Section, then<br>XRT86VX38 will begin to receive the incoming data-stream via the<br>RTIP and RRING input pins.<br>Conversely, if the user turns off the Receive Section, then the entire<br>Receive Section except the MCLKIN Phase Locked Loop (PLL) will<br>be powered down.<br>0 = Shuts off the Receive Section of XRT86VX38.<br>1 = Turns on the Receive Section of XRT86VX38. |

XRT86VX38

## 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

## TABLE 161: LIU CHANNEL CONTROL REGISTER 0 (LIUCCR0)

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                        |
|-----|----------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4-0 | EQC[4:0] | R/W  | 00000   | Equalizer Control [4:0]:                                                                                                                                                                                                                                                                                                                                                                                     |
|     |          |      |         | These bits are used to control the transmit pulse shaping, transmit line build-out (LBO) and receive sensitivity level.                                                                                                                                                                                                                                                                                      |
|     |          |      |         | The Transmit Pulse Shape can be controlled by adjusting the Trans-<br>mit Line Build-Out Settings for different cable length in T1 mode.<br>Transmit pulse shape can also be controlled by using the Arbitrary<br>mode, where users can specify the amplitude of the pulse shape by<br>using the 8 Arbitrary Pulse Segments provided in the LIU registers<br>(0xNF08-0xNF0F), where n is the channel number. |
|     |          |      |         | The XRT86VX38 device supports both long haul and short haul applications which can also be selected using the EQC[4:0] bits.                                                                                                                                                                                                                                                                                 |
|     |          |      |         | Table 162.presents the corresponding Transmit Line Build Out andReceive Sensitivity settings using different combinations of thesefive EQC[4:0] bits.                                                                                                                                                                                                                                                        |



### HEX ADDRESS: 0x0FN0



#### TABLE 162: EQUALIZER CONTROL AND TRANSMIT LINE BUILD OUT

| EQC[4:0] | T1 Mode/Receive Sensitivity | TRANSMIT LBO            | CABLE    |
|----------|-----------------------------|-------------------------|----------|
| 0x00h    | T1 Long Haul/36dB           | 0dB                     | 100Ω TP  |
| 0x01h    | T1 Long Haul/36dB           | -7.5dB                  | 100Ω TP  |
| 0x02h    | T1 Long Haul/36dB           | -15dB                   | 100Ω TP  |
| 0x03h    | T1 Long Haul/36dB           | -22.5dB                 | 100Ω TP  |
| 0x04h    | T1 Long Haul/45dB           | 0dB                     | 100Ω TP  |
| 0x05h    | T1 Long Haul/45dB           | -7.5dB                  | 100Ω TP  |
| 0x06h    | T1 Long Haul/45dB           | -15dB                   | 100Ω TP  |
| 0x07h    | T1 Long Haul/45dB           | -22.5dB                 | 100Ω TP  |
| 0x08h    | T1 Short Haul/15dB          | 0 to 133 feet (0.6dB)   | 100Ω TP  |
| 0x09h    | T1 Short Haul/15dB          | 133 to 266 feet (1.2dB) | 100Ω TP  |
| 0x0Ah    | T1 Short Haul/15dB          | 266 to 399 feet (1.8dB) | 100Ω TP  |
| 0x0Bh    | T1 Short Haul/15dB          | 399 to 533 feet (2.4dB) | 100Ω TP  |
| 0x0Ch    | T1 Short Haul/15dB          | 533 to 655 feet (3.0dB) | 100Ω TP  |
| 0x0Dh    | T1 Short Haul/15dB          | Arbitrary Pulse         | 100Ω TP  |
| 0x0Eh    | T1 Gain Mode/29dB           | 0 to 133 feet (0.6dB)   | 100Ω TP  |
| 0x0Fh    | T1 Gain Mode/29dB           | 133 to 266 feet (1.2dB) | 100Ω TP  |
| 0x10h    | T1 Gain Mode/29dB           | 266 to 399 feet (1.8dB) | 100Ω TP  |
| 0x11h    | T1 Gain Mode/29dB           | 399 to 533 feet (2.4dB) | 100Ω TP  |
| 0x12h    | T1 Gain Mode/29dB           | 533 to 655 feet (3.0dB) | 100Ω TP  |
| 0x13h    | T1 Gain Mode/29dB           | Arbitrary Pulse         | 100Ω TP  |
| 0x14h    | T1 Gain Mode/29dB           | 0dB                     | 100Ω TP  |
| 0x15h    | T1 Gain Mode/29dB           | -7.5dB                  | 100Ω TP  |
| 0x16h    | T1 Gain Mode/29dB           | -15dB                   | 100Ω TP  |
| 0x17h    | T1 Gain Mode/29dB           | -22.5dB                 | 100Ω TP  |
| 0x18h    | E1 Long Haul/36dB           | ITU G.703               | 75Ω Coax |
| 0x19h    | E1 Long Haul/36dB           | ITU G.703               | 120Ω TP  |
| 0x1Ah    | E1 Long Haul/45dB           | ITU G.703               | 75Ω Coax |
| 0x1Bh    | E1 Long Haul/45dB           | ITU G.703               | 120Ω TP  |
| 0x1Ch    | E1 Short Haul/15dB          | ITU G.703               | 75Ω Coax |
| 0x1Dh    | E1 Short Haul/15dB          | ITU G.703               | 120Ω TP  |
| 0x1Eh    | E1 Gain Mode/29dB           | ITU G.703               | 75Ω Coax |
| 0x1Fh    | E1 Gain Mode/29dB           | ITU G.703               | 120Ω TP  |

## TABLE 163: LIU CHANNEL CONTROL REGISTER 1 (LIUCCR1)

| Віт | FUNCTION  | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                      |                                                                      |                                                           |                                           |                                                                                               |                                                             |                                     |
|-----|-----------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-----------------------------------------------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------|-------------------------------------------------------------|-------------------------------------|
| 7   | RXTSEL_n  | R/W  | 0       | Receiver Termination Select:                                                                                                                                                                                                                                                                                                                                                                               |                                                                      |                                                           |                                           |                                                                                               |                                                             |                                     |
|     |           |      |         | Upon power up, the receivers are in "High" impedance. The receiver termination can be selected by setting this bit according to the following table:                                                                                                                                                                                                                                                       |                                                                      |                                                           |                                           |                                                                                               |                                                             |                                     |
|     |           |      |         |                                                                                                                                                                                                                                                                                                                                                                                                            | RXTSEL                                                               | RXTSEL RX Termination                                     |                                           |                                                                                               |                                                             |                                     |
|     |           |      |         |                                                                                                                                                                                                                                                                                                                                                                                                            | 0                                                                    | "Hi                                                       | gh" In                                    | npedance                                                                                      |                                                             |                                     |
|     |           |      |         |                                                                                                                                                                                                                                                                                                                                                                                                            | 1                                                                    |                                                           | Inte                                      | ernal                                                                                         |                                                             |                                     |
| 6   | TXTSEL_n  | R/W  | 0       | Transmit Term                                                                                                                                                                                                                                                                                                                                                                                              | ination                                                              | Select:                                                   | :                                         |                                                                                               |                                                             |                                     |
|     |           |      |         | This bit is used to select between internal termination or "High" impedance modes for the T1 transmitter according to the following table:                                                                                                                                                                                                                                                                 |                                                                      |                                                           |                                           |                                                                                               |                                                             |                                     |
|     |           |      |         |                                                                                                                                                                                                                                                                                                                                                                                                            | тхтя                                                                 | EL                                                        | ТХ                                        | Terminatio                                                                                    | n                                                           |                                     |
|     |           |      |         |                                                                                                                                                                                                                                                                                                                                                                                                            | 0                                                                    |                                                           | "Higł                                     | n" Impedan                                                                                    | ice                                                         |                                     |
|     |           |      |         |                                                                                                                                                                                                                                                                                                                                                                                                            | 1                                                                    |                                                           | Internal                                  |                                                                                               |                                                             |                                     |
|     |           |      |         | These bits are to<br>impedance when<br>Mode.<br>In internal termin<br>"1"), internal tra<br>according to the<br>TEF                                                                                                                                                                                                                                                                                        | en the LI<br>ination m<br>Insmit an<br>e followin<br>RSEL1<br>0<br>0 | U block<br>node, (i<br>nd receing table<br>TERS<br>0<br>1 | (is co<br>.e., T)<br>ive ter<br>e:<br>EL0 | nfigured in I<br>XTSEL = "1'<br>mination ca<br>Internal T<br>and Re<br>Termin<br>100:<br>110: | interna<br>and R<br>n be so<br>ransm<br>ceive<br>ation<br>Ω | I Termination<br>XTSEL =<br>elected |
|     |           |      |         |                                                                                                                                                                                                                                                                                                                                                                                                            | 1                                                                    | 0                                                         |                                           | 750                                                                                           |                                                             |                                     |
|     |           |      |         |                                                                                                                                                                                                                                                                                                                                                                                                            | 1                                                                    | 1                                                         |                                           | 120                                                                                           | Ω                                                           |                                     |
|     |           |      |         |                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                      |                                                           |                                           | mode, the<br>transforme                                                                       |                                                             | mitter output                       |
| 3   | RxJASEL_n | R/W  | 0       | <ul> <li>Receive Jitter Attenuator Enable</li> <li>This bit permits the user to enable or disable the Jitter Attenuator in the Receive Path within the XRT86VX38 device.</li> <li>0 = Disables the Jitter Attenuator to operate in the Receive Path within the Receive T1 LIU Block.</li> <li>1 = Enables the Jitter Attenuator to operate in the Receive Path within the Receive T1 LIU Block.</li> </ul> |                                                                      |                                                           |                                           |                                                                                               |                                                             |                                     |







## TABLE 163: LIU CHANNEL CONTROL REGISTER 1 (LIUCCR1)

HEX ADDRESS: 0x0FN1

**XRT86VX38** 

| Віт | FUNCTION  | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                            |                |                   |              |              |        |
|-----|-----------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------------------|--------------|--------------|--------|
| 2   | TxJASEL_n | R/W  | 0       | <ul> <li>Transmit Jitter Attenuator Enable</li> <li>This bit permits the user to enable or disable the Jitter Attenuator in the Transmit Path within the XRT86VX38 device.</li> <li>0 = Disables the Jitter Attenuator to operate in the Transmit Path within the Transmit T1 LIU Block.</li> <li>1 = Enables the Jitter Attenuator to operate in the Transmit Path within the Transmit T1 LIU Block.</li> </ul> |                |                   |              |              |        |
| 1   | JABW_n    | R/W  | 0       | Jitter Attenuator Bandwidth Select:<br>In T1 mode, the Jitter Attenuator Bandwidth is always 3Hz, and this<br>bit has no effect on the Jitter Attenuator Bandwidth. The FIFOS (bit<br>D0 of this register) will be used to select the FIFO size, according to<br>the table below.                                                                                                                                |                |                   |              |              |        |
|     |           |      |         | Mode                                                                                                                                                                                                                                                                                                                                                                                                             | JABW<br>bit D1 | FIFOS_n<br>bit D0 | JA B-W<br>Hz | FIFO<br>Size |        |
|     |           |      |         | T1                                                                                                                                                                                                                                                                                                                                                                                                               | 0              | 0                 | 3            | 32           |        |
|     |           |      |         | T1                                                                                                                                                                                                                                                                                                                                                                                                               | 0              | 1                 | 3            | 64           |        |
|     |           |      |         | T1                                                                                                                                                                                                                                                                                                                                                                                                               | 1              | 0                 | 3            | 32           |        |
|     |           |      |         | T1                                                                                                                                                                                                                                                                                                                                                                                                               | 1              | 1                 | 3            | 64           |        |
|     |           |      |         | E1                                                                                                                                                                                                                                                                                                                                                                                                               | 0              | 0                 | 10           | 32           |        |
|     |           |      |         | E1                                                                                                                                                                                                                                                                                                                                                                                                               | 0              | 1                 | 10           | 64           |        |
|     |           |      |         | E1                                                                                                                                                                                                                                                                                                                                                                                                               | 1              | 0                 | 1.5          | 64           |        |
|     |           |      |         | E1                                                                                                                                                                                                                                                                                                                                                                                                               | 1              | 1                 | 1.5          | 64           |        |
|     |           |      |         |                                                                                                                                                                                                                                                                                                                                                                                                                  |                |                   |              |              | _      |
| 0   | FIFOS_n   | R/W  | 0       | FIFO Size S<br>bit.                                                                                                                                                                                                                                                                                                                                                                                              | elect: See ta  | able of bit D1    | above for th | e function o | f this |

## 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

## TABLE 164: LIU CHANNEL CONTROL REGISTER 2 (LIUCCR2)

| Віт | FUNCTION    | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |         |         |              |  |  |
|-----|-------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------|--------------|--|--|
| 7   | INVQRSS_n   | R/W  | 0       | Invert QRSS Pattern:<br>This bit inverts the output PRBS/QRSS pattern if the LIU Block is<br>configured to transmit a PRBS/QRSS pattern.<br>0 = The LIU will NOT invert the output PRBS/QRSS pattern<br>1 = The LIU will invert the output PRBS/QRSS pattern                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |         |         |              |  |  |
| 6-4 | TXTEST[2:0] | R/W  | 000     | <b>Transmit Test Pattern [2:0]</b> :<br>These bits are used to configure the Transmit T1 LIU Block to generate and transmit test patterns according to the following table.<br>Use of these bits automatically places the LIU section in Single Rail mode. When this happens, the Framer section must be placed in Single Rail mode in Reg 0xN101.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |         |         |              |  |  |
|     |             |      |         | TXTEST2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | TXTEST1 | TXTEST0 | Test Pattern |  |  |
|     |             |      |         | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | х       | Х       | No Pattern   |  |  |
|     |             |      |         | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0       | 0       | TDQRSS       |  |  |
|     |             |      |         | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0       | 1       | TAOS         |  |  |
|     |             |      |         | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1       | 0       | TLUC         |  |  |
|     |             |      |         | 1 1 1 TLDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |         |         |              |  |  |
|     |             |      |         | <ul> <li>TDQRSS (Transmit/Detect Quasi-Random Signal):</li> <li>QRSS pattern is a 2<sup>20</sup>-1 pseudo-random bit sequence (PRBS) with no more than 14 consecutive zeros.</li> <li>TAOS (Transmit All Ones):</li> <li>Whenever the user implements this configuration setting, the Transmit T1 LIU Block will ignore the data that it is accepting from the Transmit T1 Framer block (as well as the upstream system-side terminal equipment) and overwrite this data with the All Ones Pattern.</li> <li>TLUC (Transmit Network Loop-Up Code):</li> <li>The Transmit T1 LIU Block will generate and transmit the Network Loop-Up Code of "00001" to the line for the selected channel number n.</li> <li>When Network Loop-Up code is being transmitted, the XRT86VX38 will ignore the "Automatic Loop-Code detection and Remote Loop-Back activation" (NLCDE1 ="1", NLCDE0 ="1" of register 0xNF03) in order to avoid activating Remote Digital Loop-Back request.</li> <li>TLDC (Transmit Network Loop-Down Code):</li> <li>The Transmit T1 LIU Block will generate and transmit the Network Loop-Down Code of "001" to the line for the selected channel number n.</li> </ul> |         |         |              |  |  |



HEX ADDRESS: 0x0FN2



#### TABLE 164: LIU CHANNEL CONTROL REGISTER 2 (LIUCCR2)

HEX ADDRESS: 0x0FN2

| Віт | FUNCTION | Түре | DEFAULT |                                                                                                                                                                                                                        | DESCR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                               | RATION                                                                                                                                    |                                                            |
|-----|----------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|
| 3   | TXON_n   | R/W  | 0       | Driver of XRT86<br>XRT86VX38 will<br>and TRING outp<br>Conversely, if the<br>and TRING outp<br>0 = Shuts off the<br>device and tri-sta<br>1 = Turns on the<br>device.<br><b>Note:</b> If the use<br>of the<br>imperati | A service of the service of the user to every 238. If the begin to trading to trading to the service of the ser | user turns<br>insmit T1 da<br>off the Tran<br>be tri-stated<br>river assoc<br>P and TRIN<br>river assoc<br><i>exercise</i> so<br>Driver of th | iated with the XRT86VX                                                                                                                    | then<br>TTIP<br>(38<br>(38<br><i>state</i><br><i>it is</i> |
| 2-0 | LOOP2_n  | R/W  | 000     | level. Loop-Back com These bits control ing to the table b LOOP2 0 1 1 1 1 1 1                                                                                                                                         | ol the Loop-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Back Mode                                                                                                                                     | s of the LIU section, ac<br>Loop-Back Mode<br>No Loop-Back<br>Dual Loop-Back<br>Analog Loop-Back<br>Remote Loop-Back<br>Digital Loop-Back | cord-                                                      |

## 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

#### TABLE 165: LIU CHANNEL CONTROL REGISTER 3 (LIUCCR3)

| Віт | FUNCTION   | Түре | DEFAULT |                                                                                                                                                                                           | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----|------------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | NLCDE[1:0] | R/W  | 00      | These bits are us                                                                                                                                                                         | ode Detection Enable [1:0]:<br>ed to control the Loop-Code detection on the<br>ording to the table below. This part must be in Sin-<br>detect                                                                                                                                                                                                                                                                                             |
|     |            |      |         | NLCDE[1:0]                                                                                                                                                                                | NETWORK LOOP CODE DETECTION<br>ENABLE                                                                                                                                                                                                                                                                                                                                                                                                     |
|     |            |      |         | 00                                                                                                                                                                                        | Disables Loop Code Detection                                                                                                                                                                                                                                                                                                                                                                                                              |
|     |            |      |         | 01                                                                                                                                                                                        | Enables Loop-Up Code Detection on the Receive Path.                                                                                                                                                                                                                                                                                                                                                                                       |
|     |            |      |         | 10                                                                                                                                                                                        | Enables Loop-Down Code Detection on the Receive Path.                                                                                                                                                                                                                                                                                                                                                                                     |
|     |            |      |         | 11                                                                                                                                                                                        | Enables Automatic Loop-Up Code<br>Detection on the Receive Path and<br>Remote Loop-Back Activation upon<br>detecting Loop-Up Code.                                                                                                                                                                                                                                                                                                        |
|     |            |      |         | The XRT86VX38<br>Loop-Up code Pa<br>pattern). When th<br>more than 5 seco<br>0xNF05) is set to<br>register 0xNF04),                                                                       | Detection Enable:<br>is configured to monitor the receive data for the<br>attern (i.e. a string of four '0's followed by one '1'<br>the presence of the "00001" pattern is detected for<br>ands, the status of the NLCD bit (bit 3 of register<br>"1" and if the NLCD interrupt is enabled (bit 3 of<br>an interrupt will be generated.<br>The Detection Enable:                                                                          |
|     |            |      |         | Loop-Down code<br>pattern). When th<br>more than 5 seco<br>0xNF05) is set to                                                                                                              | is configured to monitor the receive data for the<br>Pattern (i.e. a string of two '0's followed by one '1'<br>re presence of the "001" pattern is detected for<br>inds, the status of the NLCD bit (bit 3 of register<br>"1" and if the NLCD interrupt is enabled (bit 3 of<br>an interrupt will be generated.                                                                                                                           |
|     |            |      |         | Automatic Loop<br>Activation Enable                                                                                                                                                       | -Up Code Detection and Remote Loop Back<br>le:                                                                                                                                                                                                                                                                                                                                                                                            |
|     |            |      |         | When this mode i<br>ter 0xNF05) is res<br>monitor the receiv<br>is detected for lor<br>register 0xNF05)<br>Once the remote<br>matically program<br>Down code. The I<br>ing the Loop-Up of | is enabled, the state of the NLCD bit (bit 3 of regis-<br>set to "0" and the XRT86VX38 is configured to<br>ve data for the Loop-Up code. If the "00001" pattern<br>nger than 5 seconds, then the NLCD bit (bit 3 of<br>is set "1", and Remote Loop-Back is activated.<br>loop-back is activated, the XRT86VX38 is auto-<br>med to monitor the receive data for the Loop-<br>NLCD bit stays set even after the chip stops receiv-<br>code. |
|     |            |      |         | XRT86VX38 rece                                                                                                                                                                            | p-Back condition is removed only when the<br>lives the Loop-Down code for more than 5 seconds<br>c Loop-Code detection mode is terminated.                                                                                                                                                                                                                                                                                                |
| 5   | CODES_n    | R/W  | 0       | channel n. Writing                                                                                                                                                                        | ecoding Select:<br>is bit selects B8ZS encoding and decoding for<br>g a "1" selects AMI coding scheme. This bit is only<br>ngle rail operation.                                                                                                                                                                                                                                                                                           |
| 4-3 | Reserved   | R/W  | 00      | These Bits are No                                                                                                                                                                         | ot Used                                                                                                                                                                                                                                                                                                                                                                                                                                   |





#### TABLE 165: LIU CHANNEL CONTROL REGISTER 3 (LIUCCR3)

HEX ADDRESS: 0x0FN3

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----|----------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2   | INSBPV_n | R/W  | 0       | Insert Bipolar Violation: When this bit transitions from "0" to "1", a bipolar violation is inserted in the transmitted data stream of the selected channel number n. Bipolar violation can be inserted either in the PRBS pattern, or input data when operating in single-rail mode. The state of tis bit is sampled on the rising edge of the respective TCLK_n.                                                                                                                                                                                                                                              |
|     |          |      |         | <b>Note:</b> To ensure the insertion of a bipolar violation, a "0" should be written in this bit location before writing a "1".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 1   | INSBER_n | R/W  | 0       | <ul> <li>Insert Bit Error:</li> <li>This bit is used to insert a single bit error on the transmitter of the T1 LIU Block.</li> <li>When the T1 LIU Block is configured to transmit and detect the QRSS pattern, (i.e., TxTEST[2:0] bits set to 'b100'), a "0" to "1" transition of this bit will insert a bit error in the transmitted QRSS pattern of the selected channel number n.</li> <li>The state of this bit is sampled on the rising edge of the respective TCLK_n.</li> <li>Note: To ensure the insertion of bit error, a "0" should be written in this bit location before writing a "1".</li> </ul> |
| 0   | Reserved | R/W  | 0       | This Bit Is Not Used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

# 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

 TABLE 166: LIU CHANNEL CONTROL INTERRUPT ENABLE REGISTER (LIUCCIER)

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|----------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved | RO   | 0       | This Bit Is Not Used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 6   | DMOIE_n  | R/W  | 0       | <ul> <li>Change of Transmit DMO (Drive Monitor Output) Condition Interrupt Enable:</li> <li>This bit permits the user to either enable or disable the "Change of Transmit DMO Condition" Interrupt. If the user enables this interrupt, then the XRT86VX38 device will generate an interrupt any time when either one of the following events occur.</li> <li>1. Whenever the Transmit Section toggles the DMO Status bit (Bit 6 or Register 0xNF05) to "1".</li> <li>2. Whenever the Transmit Section toggles the DMO Status bit (Bit 6 or Register 0xNF05) to "0".</li> </ul>                                                                                                                                                                                                                                                               |
|     |          |      |         | <ul> <li>0 – Disables the "Change in the DMO Condition" Interrupt.</li> <li>1 – Enables the "Change in the DMO Condition" Interrupt.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 5   | FLSIE_n  | R/W  | 0       | FIFO Limit Status Interrupt Enable:<br>This bit permits the user to either enable or disable the "FIFO Limit Sta-<br>tus" Interrupt. If the user enables this interrupt, then the XRT86VX38<br>device will generate an interrupt when the jitter attenuator Read/Write<br>FIFO pointers are within +/- 3 bits.<br>0 = Disables the "FIFO Limit Status" Interrupt<br>1 = Enables the "FIFO Limit Status" Interrupt                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 4   | LCVIE_n  | R/W  | 0       | <ul> <li>Line Code Violation Interrupt Enable: Writing a "1" to this bit enables</li> <li>Line Code Violation Interrupt generation, writing a "0" masks it.</li> <li>NOTE: Only use for Framer Bypass operation. When framer is in path, use Framer LCV interrupt enable in register 0xNB03.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 3   | NLCDIE_n | R/W  | 0       | <ul> <li>Change in Network Loop-Code Detection Interrupt Enable:<br/>This bit permits the user to either enable or disable the "Change in Network Loop-Code Detection" Interrupt. If the user enables this interrupt, then the XRT86VX38 device will generate an interrupt any time when either one of the following events occur.</li> <li>1. Whenever the Receive Section (within XRT86VX38) detects the Network Loop-Code (Loop-Up or Loop-Down depending on which Loop-Code the Receive Section (within XRT86VX38) no longer detects the Network Loop-Code (Loop-Code (Loop-Up or Loop-Down depending on which Loop-Code the Receive Section (within XRT86VX38) no longer detects the Network Loop-Code the Receive LIU is configured to detect).</li> <li>0 – Disables the "Change in Network Loop-Code Detection" Interrupt.</li> </ul> |
| 2   | AISDIE_n | R/W  | 0       | <ul> <li>1 – Enables the "Change in Network Loop-Code Detection" Interrupt.</li> <li>AIS Detection Interrupt Enable: Writing a "1" to this bit enables Alarm indication Signal detection interrupt generation, writing a "0" masks it.</li> <li>Note: Only use for Framer Bypass operation. When framer is in path, use Framer AIS interrupt enable in register 0xNB03.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                            |





#### TABLE 166: LIU CHANNEL CONTROL INTERRUPT ENABLE REGISTER (LIUCCIER)

HEX ADDRESS: 0x0FN4

**XRT86VX38** 

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                              |
|-----|----------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | RLOSIE_n | R/W  | 0       | Change of the Receive LOS (Loss of Signal) Defect Condition Inter-<br>rupt Enable:                                                                                                                                                                                 |
|     |          |      |         | This bit permits the user to either enable or disable the "Change of the Receive LOS Defect Condition" Interrupt. If the user enables this interrupt, then the XRT86VX38 device will generate an interrupt any time when either one of the following events occur. |
|     |          |      |         | <ol> <li>Whenever the Receive Section (within XRT86VX38) declares the<br/>LOS Defect Condition.</li> </ol>                                                                                                                                                         |
|     |          |      |         | <ol> <li>Whenever the Receive Section (within XRT86VX38) clears the<br/>LOS Defect condition.</li> </ol>                                                                                                                                                           |
|     |          |      |         | 0 – Disables the "Change in the LOS Defect Condition" Interrupt.                                                                                                                                                                                                   |
|     |          |      |         | 1 – Enables the "Change in the LOS Defect Condition" Interrupt.                                                                                                                                                                                                    |
| 0   | QRPDIE_n | R/W  | 0       | Change in QRSS Pattern Detection Interrupt Enable:                                                                                                                                                                                                                 |
|     |          |      |         | This bit permits the user to either enable or disable the "Change in QRSS Pattern Detection" Interrupt. If the user enables this interrupt, then the XRT86VX38 device will generate an interrupt any time when either one of the following events occur.           |
|     |          |      |         | <ol> <li>Whenever the Receive Section (within XRT86VX38) detects the<br/>QRSS Pattern.</li> </ol>                                                                                                                                                                  |
|     |          |      |         | <ol> <li>Whenever the Receive Section (within XRT86VX38) no longer<br/>detects the QRSS Pattern.</li> </ol>                                                                                                                                                        |
|     |          |      |         | 0 – Disables the "Change in QRSS Pattern Detection" Interrupt.                                                                                                                                                                                                     |
|     |          |      |         | 1 – Enables the "Change in QRSS Pattern Detection" Interrupt.                                                                                                                                                                                                      |

**Note:** Register 0xNF04, 0xNF05 and 0xNF06 only work if the LIU is placed in Single Rail mode. If done so, the Framer block must also be placed in Single Rail mode in Register 0xN101.

## TABLE 167: LIU CHANNEL CONTROL STATUS REGISTER (LIUCCSR)

| HEX | ADDRESS: | 0x0FN5 |
|-----|----------|--------|
|     |          |        |

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                     |
|-----|----------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved | RO   | 0       |                                                                                                                                                                                                                                                                                                                                                                                                           |
| 6   | DMO_n    | RO   | 0       | Driver Monitor Output (DMO) Status:                                                                                                                                                                                                                                                                                                                                                                       |
|     |          |      |         | This READ-ONLY bit indicates whether or not the Transmit Section is currently declaring the DMO Alarm condition.                                                                                                                                                                                                                                                                                          |
|     |          |      |         | The Transmit Section will check the Transmit Output T1 Line signal<br>for bipolar pulses via the TTIP and TRING output signals. If the<br>Transmit Section were to detect no bipolar signal for 128 consecu-<br>tive bit-periods, then it will declare the Transmit DMO Alarm condi-<br>tion. This particular alarm can be used to check for fault conditions<br>on the Transmit Output Line Signal path. |
|     |          |      |         | The Transmit Section will clear the Transmit DMO Alarm condition<br>the instant that it detects some bipolar activity on the Transmit Out-<br>put Line signal.                                                                                                                                                                                                                                            |
|     |          |      |         | 0 = Indicates that the Transmit Section of XRT86VX38 is NOT cur-<br>rently declaring the Transmit DMO Alarm condition.                                                                                                                                                                                                                                                                                    |
|     |          |      |         | 1 = Indicates that the Transmit Section of XRT86VX38 is currently declaring the Transmit DMO Alarm condition.                                                                                                                                                                                                                                                                                             |
|     |          |      |         | <b>Note:</b> If the DMO interrupt is enabled (DMOIE - bit D6 of register 0xNF04), any transition on this bit will generate an Interrupt.                                                                                                                                                                                                                                                                  |
| 5   | FLS_n    | RO   | 0       | FIFO Limit Status:                                                                                                                                                                                                                                                                                                                                                                                        |
|     |          |      |         | This READ-ONLY bit indicates whether or not the XRT86VX38 is currently declaring the FIFO Limit Status.                                                                                                                                                                                                                                                                                                   |
|     |          |      |         | This bit is set to a "1" to indicate that the jitter attenuator Read/Write FIFO pointers are within +/- 3 bits.                                                                                                                                                                                                                                                                                           |
|     |          |      |         | 0 = Indicates that the XRT86VX38 is NOT currently declaring the FIFO Limit Status.                                                                                                                                                                                                                                                                                                                        |
|     |          |      |         | 1 = Indicates that the XRT86VX38 is currently declaring the FIFO Limit Status.                                                                                                                                                                                                                                                                                                                            |
|     |          |      |         | <b>Note:</b> If the FIFO Limit Status Interrupt is enabled, (FLSIE bit - bit D5 of register 0xNF04), any transition on this bit will generate an Interrupt.                                                                                                                                                                                                                                               |
| 4   | LCV_n    | RO   | 0       | Line Code Violation: This bit is set to "1" to indicate that the receiver<br>of channel n is currently detecting a Line Code Violation or an<br>excessive number of zeros in the B8ZS mode. If the LCVIE bit is<br>enabled any transition on this bit will generate an interrupt.<br><b>Note:</b> Only use for Framer Bypass operation.                                                                   |





#### TABLE 167: LIU CHANNEL CONTROL STATUS REGISTER (LIUCCSR)

#### HEX ADDRESS: 0x0FN5

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|----------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3   | NLCD_n   | RO   | 0       | Network Loop-Code Detection Status Bit:<br>This bit operates differently in the Manual or the Automatic Network<br>Loop-Code detection modes.<br>Manual Loop-Up Code detection mode<br>(.i.e If NLCDE1 = "0" and NLCDE0 = "1"), this bit gets set to "1" as<br>soon as the Loop-Up Code ("00001") is detected in the receive data<br>for longer than 5 seconds.<br>This bit stays high as long as the Receive T1 LIU Block detects the<br>presence of the Loop-Up code in the receive data and it is reset to<br>"0" as soon as it stops receiving the Loop-Up Code.<br>If the NLCD interrupt is enabled, the XRT86VX38 will initiate an<br>interrupt on every transition of the NLCD status bit.<br>Manual Loop-Down Code detection mode<br>(i.e., If NLCDE1 = "1" and NLCDE0 = "0"), this bit gets set to "1" as<br>soon as the Loop-Down Code ("001") is detected in the receive data<br>for longer than 5 seconds.<br>This bit stays high as long as the Receive T1 LIU Block detects the<br>presence of the Loop-Down code in the receive data and it is reset<br>to "0" as soon as it stops receiving the Loop-Down Code.<br>If the NLCD interrupt is enabled, the XRT86VX38 will initiate an<br>interrupt on every transition of the NLCD status bit.<br>Automatic Loop-code detection mode<br>(i.e., If NLCDE1 = "1" and NLCDE0 ="1"), the state of the NLCD sta-<br>tus bit is reset to "0" and the XRT86VX38 is programmed to monitor<br>the receive input data for the Loop-Up code.<br>This bit sets to "0" and the XRT86VX38 is programmed to monitor<br>the receive input data for the Loop-Up code.<br>This bit is set to a "1" to indicate that the Network Loop Code is<br>detected for more than 5 seconds. Simultaneously, the Remote<br>Loop-Back condition is automatically activated and the XRT86VX38<br>is programmed to monitor the receive data for the Network Loop<br>Down code. The NLCD bit stays 'high' as long as the Remote Loop-<br>Back condition is in effect even if the chip stops receiving the Loop-<br>Up code. Remote Loop-Back is removed only if the XRT86VX38<br>detects the Loop-Down Code "001" pattern for longer than 5 sec-<br>onds in the receive |
| 2   | AISD_n   | RO   | 0       | <ul> <li>Alarm Indication Signal detect : This bit is set to "1" to indicate All Ones Signal is detected by the receiver of channel n. If the AISDIE bit is enabled any transition on this bit will generate an interrupt.</li> <li>Note: Only use for Framer Bypass operation. When framer is in path, use Framer RxAIS State in register 0xNB02.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

#### 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

#### TABLE 167: LIU CHANNEL CONTROL STATUS REGISTER (LIUCCSR)

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                             |
|-----|----------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | RLOS_n   | RO   | 0       | <b>Receive Loss of Signal Defect Condition Status:</b><br>This READ-ONLY bit indicates whether or not the Receive LIU Block<br>is currently declaring the LOS defect condition.<br>0 = Indicates that the Receive Section is NOT currently declaring<br>the LOS Defect Condition. |
|     |          |      |         | 1 = Indicates that the Receive Section is currently declaring the LOS Defect condition.                                                                                                                                                                                           |
|     |          |      |         | <b>Note:</b> If the RLOSIE bit (bit D1 of Register 0xNF04) is enabled, any transition on this bit will generate an Interrupt.                                                                                                                                                     |
| 0   | QRPD_n   | RO   | 0       | Quasi-random Pattern Detection Status:                                                                                                                                                                                                                                            |
|     |          |      |         | This READ-ONLY bit indicates whether or not the Receive LIU Block is currently declaring the QRSS Pattern LOCK status.                                                                                                                                                            |
|     |          |      |         | 0 = Indicates that the XRT86VX38 is NOT currently declaring the<br>QRSS Pattern LOCK.                                                                                                                                                                                             |
|     |          |      |         | 1 = Indicates that the XRT86VX38 is currently declaring the QRSS Pattern LOCK.                                                                                                                                                                                                    |
|     |          |      |         | <b>Note:</b> If the QRPDIE bit (bit D0 of register 0xNF04) is enabled, any transition on this bit will generate an Interrupt.                                                                                                                                                     |

NOTE: Register 0xNF04, 0xNF05 and 0xNF06 only work if the LIU is placed in Single Rail mode. If done so, the Framer block must also be placed in Single Rail mode in Register 0xN101.

A New Direction in Mixed-Signal REV. 1.0.4



#### TABLE 168: LIU CHANNEL CONTROL INTERRUPT STATUS REGISTER (LIUCCISR)

| Reserved<br>DMOIS_n | RO<br>RUR/<br>WC | 0             | Change of Transmit DMO (Drive Monitor Output) Condition<br>Interrupt Status:<br>This RESET-upon-READ bit indicates whether or not the "Change of<br>the Transmit DMO Condition" Interrupt has occurred since the last<br>read of this register.<br>0 = Indicates that the "Change of the Transmit DMO Condition"<br>Interrupt has NOT occurred since the last read of this register.<br>1 = Indicates that the "Change of the Transmit DMO Condition"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------------------|------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DMOIS_n             |                  | 0             | Interrupt Status:<br>This RESET-upon-READ bit indicates whether or not the "Change of<br>the Transmit DMO Condition" Interrupt has occurred since the last<br>read of this register.<br>0 = Indicates that the "Change of the Transmit DMO Condition"<br>Interrupt has NOT occurred since the last read of this register.<br>1 = Indicates that the "Change of the Transmit DMO Condition"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                     |                  |               | <ul> <li>the Transmit DMO Condition" Interrupt has occurred since the last read of this register.</li> <li>0 = Indicates that the "Change of the Transmit DMO Condition" Interrupt has NOT occurred since the last read of this register.</li> <li>1 = Indicates that the "Change of the Transmit DMO Condition"</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                     |                  |               | Interrupt has NOT occurred since the last read of this register.<br>1 = Indicates that the "Change of the Transmit DMO Condition"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                     |                  |               | Interrupt has occurred since the last read of this register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                     |                  |               | This bit is set to a "1" every time when DMO_n status bit (bit 6 of Register 0xNF05) has changed since the last read of this register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                     |                  |               | <b>Note:</b> Users can determine the current state of the "Transmit DMO Condition" by reading out the content of bit 6 within Register 0xNF05                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| FLSIS_n             | RUR/<br>WC       | 0             | FIFO Limit Interrupt Status:<br>This RESET-upon-READ bit indicates whether or not the "FIFO<br>Limit" Interrupt has occurred since the last read of this register.<br>0 = Indicates that the "FIFO Limit Status" Interrupt has NOT<br>occurred since the last read of this register.<br>1 = Indicates that the "FIFO Limit Status" Interrupt has occurred<br>since the last read of this register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                     |                  |               | This bit is set to a "1" every time when FIFO Limit Status bit (bit 5 of Register 0xNF05) has changed since the last read of this register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                     |                  |               | <b>Note:</b> Users can determine the current state of the "FIFO Limit" by reading out the content of bit 5 within Register 0xNF05                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| LCVIS_n             | RUR              | 0             | Line Code Violation Interrupt Status: This bit is set to a "1" every time the LCV_n status has changed since the last read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                     |                  |               | <b>Note:</b> Only use for Framer Bypass operation. When framer is in path, use Framer LCV Int Status in register 0xNB02.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| NLCDIS_n            | RUR/<br>WC       | 0             | <ul> <li>Change in Network Loop-Code Detection Interrupt Status:</li> <li>This RESET-upon-READ bit indicates whether or not the "Change in Network Loop-Code Detection" Interrupt has occurred since the last read of this register.</li> <li>0 = Indicates that the "Change in Network Loop-Code Detection" Interrupt has NOT occurred since the last read of this register.</li> <li>1 = Indicates that the "Change in Network Loop-Code Detection" Interrupt has occurred since the last read of this register.</li> <li>1 = Indicates that the "Change in Network Loop-Code Detection" Interrupt has occurred since the last read of this register.</li> <li>This bit is set to a "1" every time when NLCD status bit (bit 3 of Register 0xNF05) has changed since the last read of this register.</li> <li>Note: Users can determine the current state of the "Network Loop-Code Detection" by reading out the content of bit 3 within</li> </ul> |
|                     |                  | NLCDIS_n RUR/ | NLCDIS_n RUR/ 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

#### 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

#### TABLE 168: LIU CHANNEL CONTROL INTERRUPT STATUS REGISTER (LIUCCISR)

HEX ADDRESS: 0x0FN6

| Віт | FUNCTION | Түре       | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|----------|------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2   | AISDIS_n | RUR        | 0       | <ul> <li>AIS Detection Interrupt Status: This bit is set to a "1" every time the AISD_n status has changed since the last read.</li> <li><b>Note:</b> Only use for Framer Bypass operation. When framer is in path, use Framer RxAIS State Change in register 0xNB02.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 1   | RLOSIS_n | RUR/<br>WC | 0       | <ul> <li>Change of Receive LOS (Loss of Signal) Defect Condition Interrupt Status:</li> <li>This RESET-upon-READ bit indicates whether or not the "Change of the Receive LOS Defect Condition" Interrupt has occurred since the last read of this register.</li> <li>0 = Indicates that the "Change of the Receive LOS Defect Condition" Interrupt has NOT occurred since the last read of this register.</li> <li>1 - Indicates that the "Change of the Receive LOS Defect Condition" Interrupt has occurred since the last read of this register.</li> <li>1 - Indicates that the "Change of the Receive LOS Defect Condition" Interrupt has occurred since the last read of this register.</li> <li>Note: The user can determine the current state of the "Receive LOS Defect condition" by reading out the contents of Bit 1 (Receive LOS Defect Condition Status) within Register OxNF05.</li> </ul>                                   |
| 0   | QRPDIS_n | RUR/<br>WC | 0       | <ul> <li>Change in Quasi-Random Pattern Detection Interrupt Status:<br/>This RESET-upon-READ bit indicates whether or not the "Change in QRSS Pattern Detection" Interrupt has occurred since the last read of this register.</li> <li>0 = Indicates that the "Change in QRSS Pattern Detection" Interrupt has NOT occurred since the last read of this register.</li> <li>1 = Indicates that the "Change in QRSS Pattern Detection" Interrupt has occurred since the last read of this register.</li> <li>1 = Indicates that the "Change in QRSS Pattern Detection" Interrupt has occurred since the last read of this register.</li> <li>This bit is set to a "1" every time when QRPD status bit (bit 0 of Register 0xNF05) has changed since the last read of this register.</li> <li>Note: Users can determine the current state of the "QRSS Pattern Detection" by reading out the content of bit 0 within Register 0xNF05</li> </ul> |

Note: Register 0xNF04, 0xNF05 and 0xNF06 only work if the LIU is placed in Single Rail mode. If done so, the Framer block must also be placed in Single Rail mode in Register 0xN101.





# TABLE 169: LIU CHANNEL CONTROL CABLE LOSS REGISTER (LIUCCCCR)

HEX ADDRESS: 0x0FN7

| Віт | FUNCTION  | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-----|-----------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | Reserved  | RO   | 0       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 5-0 | CLOS[5:0] | RO   | 0       | <ul> <li>Cable Loss [5:0]:<br/>These bits represent the six bit receive selective equalizer setting which is also a binary word that represents the cable attenuation indication within ±1dB.</li> <li>CLOS5_n is the most significant bit (MSB) and CLOS0_n is the least significant bit (LSB).</li> <li>NOTE: In RxSYNC (Sect 13) mode, ExLOS must be configured (this will set the DLOS to 4,096 bits which does not meet G.775). However, the CLOS bits can be used to meet the DLOS requirements of G.775 with a simple software procedure. To meet G.775, simply choose a desired value of attenuation (For example: 12dB) to monitor in this register for RLOS within a time period of 175 Clock Cycles +/-75. The internal RLOS alarm should be masked unless ExLOS is being used. For more details, please contact the factory.</li> </ul> |

#### TABLE 170: LIU CHANNEL CONTROL ARBITRARY REGISTER 1 (LIUCCAR1)

HEX ADDRESS: 0x0FN8

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----|----------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved | R/W  | 0       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 6-0 | Arb_Seg1 | R/W  | 0       | <ul> <li>Arbitrary Transmit Pulse Shape, Segment 1:<br/>These seven bits form the first of the eight segments of the transmit shape pulse when the XRT86VX38 is configured in "Arbitrary Mode".</li> <li>These seven bits represent the amplitude of the nth channel's arbitrary pulse in signed magnitude format with Bit 6 as the sign bit and Bit 0 as the least significant bit (LSB).</li> <li>Note: Arbitrary mode is enabled by writing to the EQC[4:0] bits in register 0xNF00.</li> </ul> |

 TABLE 171: LIU CHANNEL CONTROL ARBITRARY REGISTER 2 (LIUCCAR2)

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                     |
|-----|----------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved | R/W  | 0       |                                                                                                                                                                                           |
| 6-0 | Arb_Seg2 | R/W  | 0       | Arbitrary Transmit Pulse Shape, Segment 2                                                                                                                                                 |
|     |          |      |         | These seven bits form the second of the eight segments of the transmit shape pulse when the XRT86VX38 is configured in "Arbi-trary Mode".                                                 |
|     |          |      |         | These seven bits represent the amplitude of the nth channel's arbi-<br>trary pulse in signed magnitude format with Bit 6 as the sign bit and<br>Bit 0 as the least significant bit (LSB). |
|     |          |      |         | <b>Note:</b> Arbitrary mode is enabled by writing to the EQC[4:0] bits in register 0xNF00.                                                                                                |

#### 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

#### TABLE 172: LIU CHANNEL CONTROL ARBITRARY REGISTER 3 (LIUCCAR3)

HEX ADDRESS: 0x0FNA

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                     |
|-----|----------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved | R/W  | 0       |                                                                                                                                                                                           |
| 6-0 | Arb_seg3 | R/W  | 0       | Arbitrary Transmit Pulse Shape, Segment 3                                                                                                                                                 |
|     |          |      |         | These seven bits form the third of the eight segments of the transmit shape pulse when the XRT86VX38 is configured in "Arbitrary Mode".                                                   |
|     |          |      |         | These seven bits represent the amplitude of the nth channel's arbi-<br>trary pulse in signed magnitude format with Bit 6 as the sign bit and<br>Bit 0 as the least significant bit (LSB). |
|     |          |      |         | <b>Note:</b> Arbitrary mode is enabled by writing to the EQC[4:0] bits in register 0xNF00.                                                                                                |

TABLE 173: LIU CHANNEL CONTROL ARBITRARY REGISTER 4 (LIUCCAR4)

HEX ADDRESS: 0x0FNB

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                       |
|-----|----------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved | R/W  | 0       |                                                                                                                                                                                                                                                                                             |
| 6-0 | Arb_seg4 | R/W  | 0       | Arbitrary Transmit Pulse Shape, Segment 4                                                                                                                                                                                                                                                   |
|     |          |      |         | These seven bits form the forth of the eight segments of the transmit shape pulse when the XRT86VX38 is configured in "Arbitrary Mode".                                                                                                                                                     |
|     |          |      |         | These seven bits represent the amplitude of the nth channel's arbi-<br>trary pulse in signed magnitude format with Bit 6 as the sign bit and<br>Bit 0 as the least significant bit (LSB).<br><i>Arbitrary mode is enabled by writing to the EQC[4:0] bits in register</i><br><i>0xNF00.</i> |

TABLE 174: LIU CHANNEL CONTROL ARBITRARY REGISTER 5 (LIUCCAR5)

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                     |
|-----|----------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved | R/W  | 0       |                                                                                                                                                                                           |
| 6-0 | Arb_seg5 | R/W  | 0       | Arbitrary Transmit Pulse Shape, Segment 5                                                                                                                                                 |
|     |          |      |         | These seven bits form the fifth of the eight segments of the transmit shape pulse when the XRT86VX38 is configured in "Arbitrary Mode".                                                   |
|     |          |      |         | These seven bits represent the amplitude of the nth channel's arbi-<br>trary pulse in signed magnitude format with Bit 6 as the sign bit and<br>Bit 0 as the least significant bit (LSB). |
|     |          |      |         | Arbitrary mode is enabled by writing to the EQC[4:0] bits in register 0xNF00.                                                                                                             |





#### TABLE 175: LIU CHANNEL CONTROL ARBITRARY REGISTER 6 (LIUCCAR6)

HEX ADDRESS: 0x0FND

**XRT86VX38** 

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                     |
|-----|----------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved | R/W  | 0       |                                                                                                                                                                                           |
| 6-0 | Arb_seg6 | R/W  | 0       | Arbitrary Transmit Pulse Shape, Segment 6                                                                                                                                                 |
|     |          |      |         | These seven bits form the sixth of the eight segments of the transmit shape pulse when the XRT86VX38 is configured in "Arbitrary Mode".                                                   |
|     |          |      |         | These seven bits represent the amplitude of the nth channel's arbi-<br>trary pulse in signed magnitude format with Bit 6 as the sign bit and<br>Bit 0 as the least significant bit (LSB). |
|     |          |      |         | Arbitrary mode is enabled by writing to the EQC[4:0] bits in register 0xNF00.                                                                                                             |

TABLE 176: LIU CHANNEL CONTROL ARBITRARY REGISTER 7 (LIUCCAR7)

HEX ADDRESS: 0x0FNE

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                     |
|-----|----------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved | R/W  | 0       |                                                                                                                                                                                           |
| 6   | Arb_seg7 | R/W  | 0       | Arbitrary Transmit Pulse Shape, Segment 7                                                                                                                                                 |
|     |          |      |         | These seven bits form the seventh of the eight segments of the transmit shape pulse when the XRT86VX38 is configured in "Arbi-trary Mode".                                                |
|     |          |      |         | These seven bits represent the amplitude of the nth channel's arbi-<br>trary pulse in signed magnitude format with Bit 6 as the sign bit and<br>Bit 0 as the least significant bit (LSB). |
|     |          |      |         | <i>Arbitrary mode is enabled by writing to the</i> EQC[4:0] <i>bits in register</i> 0xNF00.                                                                                               |

 TABLE 177: LIU CHANNEL CONTROL ARBITRARY REGISTER 8 (LIUCCAR8)

Hex Address: 0x0FNF

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                     |
|-----|----------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved | R/W  | 0       |                                                                                                                                                                                           |
| 6   | Arb_seg8 | R/W  | 0       | Arbitrary Transmit Pulse Shape, Segment 8                                                                                                                                                 |
|     |          |      |         | These seven bits form the eight of the eight segments of the trans-<br>mit shape pulse when the XRT86VX38 is configured in "Arbitrary<br>Mode".                                           |
|     |          |      |         | These seven bits represent the amplitude of the nth channel's arbi-<br>trary pulse in signed magnitude format with Bit 6 as the sign bit and<br>Bit 0 as the least significant bit (LSB). |
|     |          |      |         | Arbitrary mode is enabled by writing to the EQC[4:0] bits in register 0xNF00.                                                                                                             |

#### TABLE 178: LIU GLOBAL CONTROL REGISTER 0 (LIUGCR0)

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----|----------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | SR       | R/W  | 0       | Single Rail mode<br>This bit must set to "1" for Single Rail mode to use LIU diagnotic fea-<br>tures. The Framer section must be programmed as well in Register<br>0xN101.<br>0 - Dual Rail<br>1 - Single Rail                                                                                                                                                                                                                                                                                                         |
| 6   | ATAOS    | R/W  | 0       | Automatic Transmit All Ones Upon RLOS:<br>This bit enables automatic transmission of All Ones Pattern upon<br>detecting the Receive Loss of Signal (RLOS) condition.<br>Once this bit is enabled, the Transmit T1 Framer Block will automat-<br>ically transmit an All "Ones" data to the line for the channel that<br>detects an RLOS condition.<br>0 = Disables the "Automatic Transmit All Ones" feature upon detect-<br>ing RLOS<br>1 = Enables the "Automatic Transmit All Ones" feature upon detect-<br>ing RLOS |
| 5   | RCLKE    | R/W  | 0       | Receive Clock Data (Framer Bypass mode)<br>0 = RPOS/RNEG data is updated on the rising edge of RCLK<br>1 = RPOS/RNEG data is updated on the falling edge of RCLK                                                                                                                                                                                                                                                                                                                                                       |
| 4   | TCLKE    | R/W  | 0       | Transmit Clock Data (Framer Bypass mode)<br>0 = TPOS/TNEG data is sampled on the falling edge of TCLK<br>1 = TPOS/TNEG data is sampled on the rising edge of TCLK                                                                                                                                                                                                                                                                                                                                                      |
| 3   | DATAP    | R/W  | 0       | <b>Data Polarity</b><br>0 = Transmit input and receive output data is active "High"<br>1 = Transmit input and receive output data is active "Low"                                                                                                                                                                                                                                                                                                                                                                      |
| 2   | Reserved |      |         | This Bit Is Not Used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |



# **XRT86VX38**



#### TABLE 178: LIU GLOBAL CONTROL REGISTER 0 (LIUGCR0)

HEX ADDRESS: 0x0FE0

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                              |
|-----|----------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | GIE      | R/W  | 0       | <b>Global Interrupt Enable:</b><br>This bit allows users to enable or disable the global interrupt gener-<br>ation for all channels within the E1 LIU Block. Once this global inter-<br>rupt is disabled, no interrupt will be generated to the Microprocessor                                                     |
|     |          |      |         | Interrupt Pin even when the individual "source" interrupt status bit<br>pulses 'high'.<br>If this global interrupt is enabled, users still need to enable the indi-<br>vidual "source" interrupt in order for the E1 LIU Block to generate an<br>interrupt to the Microprocessor pin.                              |
|     |          |      |         | 0 - Disables the global interrupt generation for all channels within the E1 LIU Block.                                                                                                                                                                                                                             |
|     |          |      |         | 1 - Enables the global interrupt generation for all channels within the E1 LIU Block.                                                                                                                                                                                                                              |
| 0   | SRESET   | R/W  | 0       | Software Reset μP Registers:                                                                                                                                                                                                                                                                                       |
|     |          |      |         | This bit allows users to reset the XRT86VX38 device. Writing a "1" to this bit and keeping it at '1' for longer than 10µs initiates a device reset through the microprocessor interface. Once the XRT86VX38 is reset, all internal circuits are placed in the reset state except the microprocessor register bits. |
|     |          |      |         | 0 = Disables software reset to the XRT86VX38 device.<br>1 = Enables software reset to the XRT86VX38 device.                                                                                                                                                                                                        |

## TABLE 179: LIU GLOBAL CONTROL REGISTER 1 (LIUGCR1)

| Віт | FUNCTION        | Түре | DEFAULT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                           | DESCRIPTIO                                                                            | N-OPERATION                                                                                                                       |          |
|-----|-----------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|---------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|----------|
| 7   | TxSYNC(Sect 13) | R/W  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | chrnonous waveform<br>except with frequen | to '1', the LIU<br>m as describe<br>cy equal to 1.<br>er LIU setting<br>ed in EQC bit | transmitter will send a<br>d in Section 13 of ITU-<br>544MHz. This register<br>on the transmit path.<br>s                         | T G.703, |
| 6   | RxSYNC(Sect 13) | R/W  | <ul> <li>G.703 Section 13 Receiver</li> <li>When this bit is set to '1', the CDR block of the receiver is confiit to accept a waveform as described in Section 13 of ITU-T G.7 except with frequency equal to 1.544MHz.</li> <li>Normal T1 (Equalizer Bit Settings - EQU[4:0])</li> <li>1 = Section 13 Synchronous Pulse at 1.544MHz</li> <li>Note: 1. For the RxSync(Sect 13) mode, bit 1 in this re(0xFE1) must be set to '1' to enable ExLOS. This applies to the receiver.</li> <li>Note: 2. If RLOS is required to meet G.775 in this mode (a. ExLOS), then the CLOS[5:0] bits in Register 0x0FN7 or used. See Register 0x0FN7 for more details.</li> </ul> |                                           | τ G.703<br>this register<br>5. This only<br>ode (and not                              |                                                                                                                                   |          |
| 5-4 | Gauge [1:0]     | R/W  | 00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                           | h Guage0 bit                                                                          | (bit 4 within this registe<br>shown in the table below<br><b>Wire Size</b><br>22 and 24 Gauge<br>22 Gauge<br>24 Gauge<br>26 Gauge |          |
| 3   | Reserved        |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | This bit is not used                      |                                                                                       |                                                                                                                                   |          |
| 2   | RXMUTE          | R/W  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                           |                                                                                       | ytime (and<br>the LOS<br>LIU Block<br>g routed to<br>on that) the<br>h.                                                           |          |





#### TABLE 179: LIU GLOBAL CONTROL REGISTER 1 (LIUGCR1)

HEX ADDRESS: 0x0FE1

**XRT86VX38** 

| Віт | FUNCTION | Түре | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|----------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | EXLOS    |      |         | Extended LOS Enable:<br>This bit allows users to extend the number of zeros at the receive<br>input before RLOS is declared.<br>When Extended LOS is enabled, the Receive T1 LIU Block will<br>declare RLOS condition when it receives 4096 number of consecu-<br>tive zeros at the receive input.<br>When Extended LOS is disabled, the Receive T1 LIU Block will<br>declare RLOS condition when it receives 175 number of consecu-<br>tive zeros at the receive input.<br>0 = Disables the Extended LOS Feature.<br>1 = Enables the Extended LOS Feature. |
| 0   | ICT      | R/W  | 0       | <ul> <li>In-Circuit-Testing Enable:</li> <li>This bit allows users to tristate the output pins of all channels for incircuit testing purposes.</li> <li>When In-Circuit-Testing is enabled, all output pins of the XRT86VX38 are "Tri-stated". When In-Circuit-Testing is disabled, all output pins will resume to normal condition.</li> <li>0 = Disables the In-Circuit-Testing Feature.</li> <li>1 = Enables the In-Circuit-Testing Feature.</li> </ul>                                                                                                  |

#### TABLE 180: LIU GLOBAL CONTROL REGISTER 2 (LIUGCR2)

#### HEX ADDRESS: 0x0FE2

| Віт | FUNCTION     | Түре | DEFAULT | DESCRIPTION-OPERATION   |
|-----|--------------|------|---------|-------------------------|
| 7   | Force to "0" | R/W  | 0       | Set to "0"              |
| 6-0 | Reserved     | R/W  | 0       | These Bits Are Not Used |

#### TABLE 181: LIU GLOBAL CONTROL REGISTER 3 (LIUGCR3)

| Віт | FUNCTION | Түре | DEFAULT                    | DESCRIPTION-OPERATION |
|-----|----------|------|----------------------------|-----------------------|
| 7-0 | Reserved | R/W  | 0 These Bits are Not Used. |                       |

## 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

# TABLE 182: LIU GLOBAL CONTROL REGISTER 4 (LIUGCR4)

HEX ADDRESS: 0x0FE9

| Віт | FUNCTION    | Түре     | DEFAULT | DESCRIPTION-OPERATION                                                                                                                                               |
|-----|-------------|----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | Reserved    | R/W      | 0       |                                                                                                                                                                     |
| 3-0 | CLKSEL[3:0] | R/W 0001 |         | <b>Clock Select Input [3:0]</b><br>These four bits allow users to select the programmable input clock rates for the MCLKIN input pin, according to the table below. |
|     |             |          |         | CLKSEL[3:0] CLOCK RATE OF THE MCLKIN<br>INPUT PIN                                                                                                                   |
|     |             |          |         | 0000 2.048MHz                                                                                                                                                       |
|     |             |          |         | 0001 1.544MHz                                                                                                                                                       |
|     |             |          |         | 0010 - 0111 Reserved                                                                                                                                                |
|     |             |          |         | 1000 4.096MHz                                                                                                                                                       |
|     |             |          |         | 1001 3.088MHz                                                                                                                                                       |
|     |             |          |         | 1010 8.192MHz                                                                                                                                                       |
|     |             |          |         | 1011 6.176MHz                                                                                                                                                       |
|     |             |          |         | 1100 16.384MHz                                                                                                                                                      |
|     |             |          |         | 1101 12.352MH                                                                                                                                                       |
|     |             |          |         | 1110 2.048MHz                                                                                                                                                       |
|     |             |          |         | 1111 1.544MHz                                                                                                                                                       |
|     |             |          |         | <b>Note:</b> User must provide any one of the above clock frequencies to                                                                                            |
|     |             |          |         | <b>Note:</b> User must provide any one of the above clock frequencie the MCLKIN input pin for the device to be functional.                                          |

A New Direction in Mixed-Signal REV. 1.0.4



#### TABLE 183: LIU GLOBAL CONTROL REGISTER 5 (LIUGCR5)

HEX ADDRESS: 0x0FEA

| Віт | FUNCTION | Түре | DEFAULT                                                                                                                     | DESCRIPTION-OPERATION                                                                                                                                            |
|-----|----------|------|-----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-1 | Reserved | -    | 0                                                                                                                           | These bits are reserved                                                                                                                                          |
| 0   | GCHIS0   | RUR/ | 0                                                                                                                           | Global Channel 0 Interrupt Status Indicator                                                                                                                      |
|     |          | WC   |                                                                                                                             | This Reset-Upon-Read bit field indicates whether or not an interrupt has occurred on Channel 0 within the XRT86VX38 device since the last read of this register. |
|     |          |      |                                                                                                                             | 0 = Indicates that No interrupt has occurred on Channel 0 within the XRT86VX38 device since the last read of this register.                                      |
|     |          |      | 1 = Indicates that an interrupt has occurred on Channel 0 within the XRT86VX38 device since the last read of this register. |                                                                                                                                                                  |



# ORDERING INFORMATION

| PRODUCT NUMBER | PACKAGE                            | OPERATING TEMPERATURE RANGE |
|----------------|------------------------------------|-----------------------------|
| XRT86VX38IB256 | 256 PIn Fine Pitch Ball Grid Array | -40°C to +85°C              |
| XRT86VX38IB329 | 329 PIn Fine Pitch Ball Grid Array | -40°C to +85°C              |

#### PACKAGE DIMENSIONS FOR 256 PIN FINE PITCH BALL GRID ARRAY





#### 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

#### PACKAGE DIMENSIONS FOR 329 PIN FINE PITCH BALL GRID ARRAY



# A New Direction in Mixed-Signal REV. 1.0.4

#### 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION

#### **REVISION HISTORY**

| <b>REVISION #</b> | DATE             | DESCRIPTION                                                                                                                                                                                          |
|-------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.0.0             | May 2009         | Release of the XRT86VX38 T1 Register Description Datasheet.                                                                                                                                          |
| 1.0.1             | June 15, 2009    | Update the packaging name to fpBGA, update applications and features lists.                                                                                                                          |
| 1.0.2             | January 29, 2010 | Clarified the RxSYNC (Sect 13) operation for the RLOS feature, added GPIO Registers 0x0102 and 0x4102, and general edits.                                                                            |
| 1.0.3             | June 24, 2011    | Modified EQC table (removed "N" channel reference), added LCV and AIS inter-<br>rupt bit definitions to registers 0xFN4, 0xFN5 & 0xFN6, and added FAR_END and<br>NPRM bit definitions to reg 0xN11D. |
| 1.0.4             | October 29, 2013 | Changed to new Exar logo, updated Rev ID, modified RDS0MR, TDS0MR, TICR, RICR and PRBSCSR0 register descriptions. ECN 1348-03                                                                        |

#### NOTICE

EXAR Corporation reserves the right to make changes to the products contained in this publication in order to improve design, performance or reliability. EXAR Corporation assumes no responsibility for the use of any circuits described herein, conveys no license under any patent or other right, and makes no representation that the circuits are free of patent infringement. Charts and schedules contained here in are only for illustration purposes and may vary depending upon a user's specific application. While the information in this publication has been carefully checked; no responsibility, however, is assumed for inaccuracies.

EXAR Corporation does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless EXAR Corporation receives, in writing, assurances to its satisfaction that: (a) the risk of injury or damage has been minimized; (b) the user assumes all such risks; (c) potential liability of EXAR Corporation is adequately protected under the circumstances.

Copyright 2013 EXAR Corporation

Datasheet November 2013.

Reproduction, in part or whole, without the prior written consent of EXAR Corporation is prohibited.